会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Plasma display panel and method for increasing charge capacity of a display cell
    • 等离子显示面板和增加显示单元的充电容量的方法
    • US07453206B2
    • 2008-11-18
    • US10479158
    • 2002-05-27
    • Morio FujitaniHiroyuki YoneharaMasaki AokiKeisuke SumidaHideki AsidaJunichi Hibino
    • Morio FujitaniHiroyuki YoneharaMasaki AokiKeisuke SumidaHideki AsidaJunichi Hibino
    • H01J17/49
    • H01J11/12H01J9/02H01J11/38
    • A PDP has first and second substrates which face each other with a space in between. A display electrode pair and a dielectric layer are formed on the first substrate, and a plurality of discharge cells are formed between the first and second substrates along the display electrode pair. In this construction, two or more depressions are provided in the dielectric layer in an area corresponding to each discharge cell. This improves luminous intensity and illumination efficiency. Also, to form the dielectric layer on the first substrate, first a transfer film is made by providing a dielectric precursor layer on a support film, then depressions are formed in the dielectric precursor layer of the transfer film, and lastly the dielectric precursor layer of the transfer film is transferred onto the first substrate. This decreases the number of manufacturing steps and increases the yield, thereby reducing manufacturing costs.
    • PDP具有彼此面对的第一和第二基板,其间具有空间。 在第一基板上形成显示电极对和电介质层,沿着显示电极对在第一和第二基板之间形成多个放电单元。 在这种结构中,在对应于每个放电单元的区域中的电介质层中设置两个或更多个凹陷。 这提高了发光强度和照明效率。 此外,为了在第一基板上形成电介质层,首先通过在支撑膜上设置电介质前体层来形成转印膜,然后在转印膜的电介质前体层中形成凹陷,最后形成介电前体层 将转印膜转印到第一基板上。 这减少了制造步骤的数量并提高了产量,从而降低了制造成本。
    • 5. 发明申请
    • SEMICONDUCTOR MEMORY AND SYSTEM
    • 半导体存储器和系统
    • US20120087172A1
    • 2012-04-12
    • US13240492
    • 2011-09-22
    • Masaki Aoki
    • Masaki Aoki
    • G11C11/00
    • G11C13/003G11C11/16G11C11/1659G11C11/1673G11C11/1675G11C13/0004G11C13/0007G11C13/004G11C29/021G11C29/028G11C2213/79
    • A semiconductor memory includes a real memory cell including a selection transistor and a resistance variable element which are connected in series between a first voltage line and a second voltage line through a connection node, a real amplification transistor having a gate connected to the connection node, a source connected to a reference voltage line, and a drain connected to a real read line, and a sense amplifier to determine a logic held in the real memory cell by receiving a voltage of the real read line varied with a voltage generated in the connection node by resistance dividing between a source/drain resistance of the selection transistor, and the resistance variable element, the selection transistor receiving a read control voltage at the gate thereof.
    • 半导体存储器包括:实际存储单元,包括通过连接节点串联连接在第一电压线和第二电压线之间的选择晶体管和电阻可变元件,具有连接到连接节点的栅极的实际放大晶体管, 连接到参考电压线的源极和连接到实际读取线的漏极,以及读出放大器,用于通过接收由连接中产生的电压而变化的真实读取线的电压来确定保持在实际存储单元中的逻辑 所述选择晶体管在所述栅极处接收读取控制电压,所述选择晶体管在所述栅极处接收读取控制电压。
    • 7. 发明授权
    • Magnetic memory device and method for reading the same
    • 磁记忆装置及其读取方法
    • US07489577B2
    • 2009-02-10
    • US11808967
    • 2007-06-14
    • Yoshihiro SatoMasaki Aoki
    • Yoshihiro SatoMasaki Aoki
    • G11C7/02
    • G11C11/16
    • A magnetic memory device comprises a plurality of bit lines BL; memory cells MC disposed at the respective plurality of bit lines, and each including a magnetoresistive effect element MTJ whose resistance value is changed with changes of magnetization direction, and a select transistor Tr connected to the magnetoresistive effect element MTJ, the magnetoresistive effect element MC having one terminal connected to the bit line BL and the other terminal connected to a first signal line GND via the select transistor; dummy cells DC disposed at the respective plurality of bit lines BL, and each including a resistance element R of a constant resistance value, the resistance element having one terminal connected to the bit line BL and the other terminal connected to a second signal line SIGD; and a voltage sense amplifier SA connected to the plurality of bit lines BL.
    • 磁存储器件包括多个位线BL; 存储单元MC设置在相应的多个位线处,并且每个存储单元MC包括电阻值随着磁化方向的变化而变化的磁阻效应元件MTJ以及连接到磁阻效应元件MTJ的选择晶体管Tr,磁阻效应元件MC具有 一个端子连接到位线BL,另一个端子经由选择晶体管连接到第一信号线GND; 设置在各个位线BL上的虚设单元DC,并且每个都包括具有恒定电阻值的电阻元件R,该电阻元件具有连接到位线BL的一个端子,而另一个端子连接到第二信号线SIGD; 以及连接到多个位线BL的电压检测放大器SA。