会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Apparatus for JTAG-driven remote scanning
    • 用于JTAG驱动远程扫描的装置
    • US08914693B2
    • 2014-12-16
    • US13397544
    • 2012-02-15
    • Martin DoerrBenedikt GeukesHolger HorbachMatteo MichelManfred Walz
    • Martin DoerrBenedikt GeukesHolger HorbachMatteo MichelManfred Walz
    • G01R31/28G01R31/3177G01R31/3185
    • G01R31/3177G01R31/318552G01R31/318572G06F11/267
    • A scan circuit (JTAG 1149 extension) for a microprocessor utilizes transport logic and scan chains which operate at a faster clock speed than the external JTAG clock. The transport logic converts the input serial data stream (TDI) into input data packets which are sent to scan chains, and converts output data packets into an output data stream (TDO). The transport logic includes a deserializer having a sliced input buffer, and a serializer having a sliced output buffer. The scan circuit can be used for testing with boundary scan latches, or to control internal functions of the microprocessor. Local clock buffers can be used to distribute the clock signals, controlled by thold signals generated from oversampling of the external clock. The result is a JTAG scanning system which is not limited by the external JTAG clock speed, allowing multiple internal scan operations to complete within a single external JTAG cycle.
    • 用于微处理器的扫描电路(JTAG 1149扩展)利用以比外部JTAG时钟更快的时钟速度工作的传输逻辑和扫描链。 传输逻辑将输入串行数据流(TDI)转换成输入数据包,将其发送到扫描链,并将输出数据包转换为输出数据流(TDO)。 传输逻辑包括具有分片输入缓冲器的解串器和具有分片输出缓冲器的串行器。 扫描电路可用于边界扫描锁存器的测试,或用于控制微处理器的内部功能。 本地时钟缓冲器可用于分配时钟信号,由外部时钟过采样产生的信号控制。 结果是JTAG扫描系统不受外部JTAG时钟速度的限制,允许多个内部扫描操作在单个外部JTAG周期内完成。
    • 2. 发明申请
    • APPARATUS FOR JTAG-DRIVEN REMOTE SCANNING
    • 用于JTAG驱动远程扫描的装置
    • US20130212445A1
    • 2013-08-15
    • US13397544
    • 2012-02-15
    • Martin DoerrBenedikt GeukesHolger HorbachMatteo MichelManfred Walz
    • Martin DoerrBenedikt GeukesHolger HorbachMatteo MichelManfred Walz
    • G01R31/3177G06F11/25
    • G01R31/3177G01R31/318552G01R31/318572G06F11/267
    • A scan circuit (JTAG 1149 extension) for a microprocessor utilizes transport logic and scan chains which operate at a faster clock speed than the external JTAG clock. The transport logic converts the input serial data stream (TDI) into input data packets which are sent to scan chains, and converts output data packets into an output data stream (TDO). The transport logic includes a deserializer having a sliced input buffer, and a serializer having a sliced output buffer. The scan circuit can be used for testing with boundary scan latches, or to control internal functions of the microprocessor. Local clock buffers can be used to distribute the clock signals, controlled by thold signals generated from oversampling of the external clock. The result is a JTAG scanning system which is not limited by the external JTAG clock speed, allowing multiple internal scan operations to complete within a single external JTAG cycle.
    • 用于微处理器的扫描电路(JTAG 1149扩展)利用以比外部JTAG时钟更快的时钟速度工作的传输逻辑和扫描链。 传输逻辑将输入串行数据流(TDI)转换成输入数据包,将其发送到扫描链,并将输出数据包转换为输出数据流(TDO)。 传输逻辑包括具有分片输入缓冲器的解串器和具有分片输出缓冲器的串行器。 扫描电路可用于边界扫描锁存器的测试,或用于控制微处理器的内部功能。 本地时钟缓冲器可用于分配时钟信号,由外部时钟过采样产生的信号控制。 结果是JTAG扫描系统不受外部JTAG时钟速度的限制,允许多个内部扫描操作在单个外部JTAG周期内完成。