会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Semiconductor device and manufacturing method of the same
    • 半导体器件及其制造方法相同
    • US08212649B2
    • 2012-07-03
    • US13238056
    • 2011-09-21
    • Tsuyoshi FujiwaraToshinori ImaiKenichi TakedaHiromi Shimamoto
    • Tsuyoshi FujiwaraToshinori ImaiKenichi TakedaHiromi Shimamoto
    • H01C1/12
    • H01L23/5228H01L27/0688H01L28/24H01L2924/0002H01L2924/00
    • A semiconductor device according to the present invention includes: a lower-surface oxidation preventing insulating film formed on a lower surface of a metal resistor element; an upper-surface oxidation preventing insulating film formed on an upper surface of the metal resistor element; and a side-surface oxidation preventing insulating film formed only near a side surface of the metal resistor element by performing anisotropic etching after being deposited on a whole surface of a wafer in a process separated from the lower-surface oxidation preventing insulating film and the upper-surface oxidation preventing insulating film. According to the present invention, it is possible to prevent the increase of the resistance value due to the oxidation of the metal resistor element and also to prevent the increase of the parasitic capacitance between metal wiring layers without complicating the fabrication process.
    • 根据本发明的半导体器件包括:形成在金属电阻器元件的下表面上的下表面的氧化防止绝缘膜; 形成在所述金属电阻元件的上表面上的上表面氧化防止绝缘膜; 以及侧面氧化防止绝缘膜,其仅在金属电阻元件的侧面附近形成,在与下表面的氧化防止绝缘膜分离的工序中沉积在晶片的整个表面上,进行各向异性蚀刻 表面氧化防止绝缘膜。 根据本发明,可以防止由于金属电阻元件的氧化引起的电阻值的增加,并且还可以防止金属布线层之间的寄生电容的增加,而不会使制造工艺复杂化。
    • 4. 发明授权
    • Semiconductor device and manufacturing method of the same
    • 半导体器件及其制造方法相同
    • US08040214B2
    • 2011-10-18
    • US12481384
    • 2009-06-09
    • Tsuyoshi FujiwaraToshinori ImaiKenichi TakedaHiromi Shimamoto
    • Tsuyoshi FujiwaraToshinori ImaiKenichi TakedaHiromi Shimamoto
    • H01C1/12
    • H01L23/5228H01L27/0688H01L28/24H01L2924/0002H01L2924/00
    • A semiconductor device according to the present invention includes: a lower-surface oxidation preventing insulating film formed on a lower surface of a metal resistor element; an upper-surface oxidation preventing insulating film formed on an upper surface of the metal resistor element; and a side-surface oxidation preventing insulating film formed only near a side surface of the metal resistor element by performing anisotropic etching after being deposited on a whole surface of a wafer in a process separated from the lower-surface oxidation preventing insulating film and the upper-surface oxidation preventing insulating film. According to the present invention, it is possible to prevent the increase of the resistance value due to the oxidation of the metal resistor element and also to prevent the increase of the parasitic capacitance between metal wiring layers without complicating the fabrication process.
    • 根据本发明的半导体器件包括:形成在金属电阻器元件的下表面上的下表面的氧化防止绝缘膜; 形成在所述金属电阻元件的上表面上的上表面氧化防止绝缘膜; 以及侧面氧化防止绝缘膜,其仅在金属电阻元件的侧面附近形成,在与下表面的氧化防止绝缘膜分离的工序中沉积在晶片的整个表面上,进行各向异性蚀刻 表面氧化防止绝缘膜。 根据本发明,可以防止由于金属电阻元件的氧化引起的电阻值的增加,并且还可以防止金属布线层之间的寄生电容的增加,而不会使制造工艺复杂化。
    • 6. 发明授权
    • Manufacturing method of semiconductor device
    • 半导体器件的制造方法
    • US08048735B2
    • 2011-11-01
    • US11764073
    • 2007-06-15
    • Kenichi TakedaTsuyoshi FujiwaraToshinori Imai
    • Kenichi TakedaTsuyoshi FujiwaraToshinori Imai
    • H01L21/8242
    • H01L21/76811H01L21/76831H01L23/5223H01L28/55H01L28/75H01L2924/0002H01L2924/12044H01L2924/00
    • The present invention provides an MIM capacitor using a high-k dielectric film preventing degradation of breakdown field strength of the MIM capacitor and suppressing the increase of the leakage current. The MIM capacitor comprises a first metal interconnect, a fabricated capacitance film, a fabricated upper electrode, and a third metal interconnect. The MIM capacitor is realized by forming an interlayer dielectric film comprising silicon oxide so as to cover the first metal interconnect, then forming a first opening in the interlayer dielectric film to a region corresponding to a via hole layer in the interlayer dielectric film just above the first metal interconnect so as not to expose the upper surface of the first metal interconnect, then forming a second opening to the inside of the first opening so as to expose the surface of the first metal interconnect and then forming a capacitance film and a third metal interconnect.
    • 本发明提供一种使用高k电介质膜的MIM电容器,其防止MIM电容器的击穿场强的劣化并抑制漏电流的增加。 MIM电容器包括第一金属互连,制造的电容膜,制造的上电极和第三金属互连。 MIM电容器通过形成包含氧化硅的层间电介质膜来覆盖第一金属互连,然后在层间电介质膜中形成第一开口到与层间绝缘膜中的通孔层对应的区域 第一金属互连,以便不暴露第一金属互连的上表面,然后在第一开口的内部形成第二开口,以露出第一金属互连的表面,然后形成电容膜和第三金属 互连。
    • 7. 发明申请
    • SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD OF THE SAME
    • 半导体器件及其制造方法
    • US20090302993A1
    • 2009-12-10
    • US12481384
    • 2009-06-09
    • TSUYOSHI FUJIWARAToshinori ImaiKenichi TakedaHiromi Shimamoto
    • TSUYOSHI FUJIWARAToshinori ImaiKenichi TakedaHiromi Shimamoto
    • H01C1/012
    • H01L23/5228H01L27/0688H01L28/24H01L2924/0002H01L2924/00
    • A semiconductor device according to the present invention includes: a lower-surface oxidation preventing insulating film formed on a lower surface of a metal resistor element; an upper-surface oxidation preventing insulating film formed on an upper surface of the metal resistor element; and a side-surface oxidation preventing insulating film formed only near a side surface of the metal resistor element by performing anisotropic etching after being deposited on a whole surface of a wafer in a process separated from the lower-surface oxidation preventing insulating film and the upper-surface oxidation preventing insulating film. According to the present invention, it is possible to prevent the increase of the resistance value due to the oxidation of the metal resistor element and also to prevent the increase of the parasitic capacitance between metal wiring layers without complicating the fabrication process.
    • 根据本发明的半导体器件包括:形成在金属电阻器元件的下表面上的下表面的氧化防止绝缘膜; 形成在所述金属电阻元件的上表面上的上表面氧化防止绝缘膜; 以及侧面氧化防止绝缘膜,其仅在金属电阻元件的侧面附近形成,在与下表面的氧化防止绝缘膜分离的工序中沉积在晶片的整个表面上,进行各向异性蚀刻 表面氧化防止绝缘膜。 根据本发明,可以防止由于金属电阻元件的氧化引起的电阻值的增加,并且还可以防止金属布线层之间的寄生电容的增加,而不会使制造工艺复杂化。
    • 9. 发明申请
    • MANUFACTURING METHOD OF SEMICONDUCTOR DEVICE
    • 半导体器件的制造方法
    • US20080020540A1
    • 2008-01-24
    • US11764073
    • 2007-06-15
    • Kenichi TAKEDATsuyoshi FujiwaraToshinori Imai
    • Kenichi TAKEDATsuyoshi FujiwaraToshinori Imai
    • H01L21/20
    • H01L21/76811H01L21/76831H01L23/5223H01L28/55H01L28/75H01L2924/0002H01L2924/12044H01L2924/00
    • The present invention provides an MIM capacitor using a high-k dielectric film preventing degradation of breakdown field strength of the MIM capacitor and suppressing the increase of the leakage current. The MIM capacitor comprises a first metal interconnect, a fabricated capacitance film, a fabricated upper electrode, and a third metal interconnect. The MIM capacitor is realized by forming an interlayer dielectric film comprising silicon oxide so as to cover the first metal interconnect, then forming a first opening in the interlayer dielectric film to a region corresponding to a via hole layer in the interlayer dielectric film just above the first metal interconnect so as not to expose the upper surface of the first metal interconnect, then forming a second opening to the inside of the first opening so as to expose the surface of the first metal interconnect and then forming a capacitance film and a third metal interconnect.
    • 本发明提供一种使用高k电介质膜的MIM电容器,其防止MIM电容器的击穿场强的劣化并抑制漏电流的增加。 MIM电容器包括第一金属互连,制造的电容膜,制造的上电极和第三金属互连。 MIM电容器通过形成包含氧化硅的层间电介质膜来覆盖第一金属互连,然后在层间电介质膜中形成第一开口到与层间绝缘膜中的通孔层对应的区域 第一金属互连,以便不暴露第一金属互连的上表面,然后在第一开口的内部形成第二开口,以露出第一金属互连的表面,然后形成电容膜和第三金属 互连。