会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • BS digital broadcast receiver
    • BS数字广播接收机
    • US06714596B1
    • 2004-03-30
    • US09582228
    • 2000-07-21
    • Kenichi ShiraishiAkihiro HoriiSoichi ShinjoShoji MatsudaRyuichi Okazaki
    • Kenichi ShiraishiAkihiro HoriiSoichi ShinjoShoji MatsudaRyuichi Okazaki
    • H04L2302
    • H04L1/0052H04L1/0054H04L1/006H04L27/2332H04L2027/0032H04L2027/0057
    • A BS digital broadcast receiver having no 8PSK-demapper and a less number of delay circuits for Trellis encoding. A QPSK baseband signal based upon a reception signal point position of an absolute-phased baseband demodulation signal is Viterbi-decoded by a Viterbi-decoder 6. An output of the Viterbi-decoder is convolution-reencoded by a convolution encoder 7. Upper four bits of phase error data are searched from a phase error table 31 for carrier reproduction in accordance with a phase difference between 0 degree and a phase of a phase error detection reception signal point position. The upper four bits are delayed by delay circuits 81 to 84 by a total sum of a time taken to Viterbi-decode and a time taken to convolution-encode. The delayed outputs are demapped by a demapped value conversion circuit 9. A code TCD2 determined from the demapped output and convolution encode output is output as an MSB of a Trellis 8PSK decode output from an MSB code judging/error detecting circuit 10.
    • 没有8PSK解映射器的BS数字广播接收机和用于网格编码的较少数量的延迟电路。 基于绝对相位基带解调信号的接收信号点位置的QPSK基带信号由维特比解码器6进行维特比解码。维特比解码器的输出由卷积编码器7进行卷积重新编码。高四位 根据0度与相位误差检测接收信号点位置的相位之间的相位差,从用于载波再现的相位误差表31中搜索相位误差数据。 延迟电路81至84通过维特比解码所花费的时间和对卷积编码所花费的时间的总和来延迟高四位。 延迟的输出被去映射值转换电路9解映射。从解映射的输出和卷积编码输出确定的代码TCD2作为从MSB代码判断/错误检测电路10的格状8PSK解码输出的MSB输出。
    • 2. 发明授权
    • Demodulator of receiver
    • 接收机解调器
    • US06697440B1
    • 2004-02-24
    • US09622062
    • 2000-08-25
    • Kenichi ShiraishiSoichi ShinjoAkihiro HoriiShoji Matsuda
    • Kenichi ShiraishiSoichi ShinjoAkihiro HoriiShoji Matsuda
    • H03D322
    • H04L27/2273H04L7/04H04L2027/003H04L2027/0057H04L2027/0067H04L2027/0095
    • A small scale circuit can be realized. A timing circuit 30 detects a burst symbol signal period from outputs I and Q of a demodulating circuit 1A for orthogonally detecting a received signal obtained by time-multiplexing digital signals by BPSK, QPSK, and 8PSK modulation. A pattern regeneration circuit 40 outputs the same PN code pattern as on a transmission side. Inverting circuits 13 and 14 output I, Q as RI, RQ for a bit ‘0’ of a PN code pattern, and −I, −Q as RI, RQ for a bit ‘1’. A phase error table 15A contains a phase error between the phase of a received signal point as an output of the inverting circuits 13 and 14 and an absolute phase only for a first quadrant of RI, RQ. A phase error detecting processing circuit 16A reads the phase error data corresponding to the absolute value of RI, RQ, and adjusts the data into the data depending on the current quadrant of the RI, RQ. A carrier regeneration circuit 10A amends the phase of a reference carrier for use in orthogonal detection such that an adjusted phase error data indicates zero.
    • 可以实现小规模电路。 定时电路30从解调电路1A的输出I和Q检测突发符号信号周期,以正交检测通过BPSK,QPSK和8PSK调制对数字信号进行时分复用而获得的接收信号。 模式再生电路40输出与发送侧相同的PN码模式。 反相电路13和14输出I,Q作为RI,RQ表示PN码模式的位0,-I,-Q作为RI,RQ表示位1。 相位误差表15A包含作为反相电路13和14的输出的接收信号点的相位与仅针对RI,RQ的第一象限的绝对相位之间的相位误差。 相位误差检测处理电路16A读取对应于RI绝对值RQ的相位误差数据,并且根据RI的当前象限RQ将数据调整为数据。 载波再生电路10A修正用于正交检测的参考载波的相位,使得调整的相位误差数据表示为零。
    • 4. 发明授权
    • Carrier reproduction circuit
    • 载波再现电路
    • US06700940B1
    • 2004-03-02
    • US09581212
    • 2000-08-15
    • Hisakazu KatohAkinori HashimotoTomohiro SaitoFumiaki MinematsuKenichi ShiraishiAkihiro HoriiShoji MatsudaSoichi Shinjo
    • Hisakazu KatohAkinori HashimotoTomohiro SaitoFumiaki MinematsuKenichi ShiraishiAkihiro HoriiShoji MatsudaSoichi Shinjo
    • H04B1700
    • H04L27/2273
    • A carrier reproduction circuit which can perform stable carrier reproduction even when reception takes place with low C/N values is provided. The reception phase of the demodulated known-pattern reception signal is detected with a frame synchronizing timing circuit (4), and based on the detected reception phase, either the phase difference table of absolute phase having one convergence point or the phase difference table of the phase rotated from the absolute phase by 180°, which are included in a carrier reproduction phase difference detecting circuit (8), is selected, and from the selected phase difference table the output based on the phase difference between the phase obtained from the signal point position of the reception signal and the phase convergence point is obtained, and thus carrier reproduction is implemented by undergoing the reproduced carrier frequency control via an AFC circuit (10) so that the phase obtained from the signal point position coincides with the phase convergence point.
    • 提供即使在以低C / N值进行接收的情况下也能够执行稳定的载波再现的载波再现电路。 利用帧同步定时电路(4)检测解调的已知模式接收信号的接收相位,并且基于检测到的接收相位,具有一个收敛点的绝对相位的相位差表或者具有一个收敛点的相位差表 选择包含在载波再现相位差检测电路(8)中的从绝对相位旋转180°的相位,并且从所选择的相位差表中选择基于从信号点获得的相位之间的相位差的输出 获得接收信号和相位收敛点的位置,从而通过经由AFC电路(10)经历再现的载波频率控制来实现载波再现,使得从信号点位置获得的相位与相位收敛点一致。
    • 7. 发明授权
    • Dummy error addition circuit
    • 虚假误差加法电路
    • US06772378B1
    • 2004-08-03
    • US09807029
    • 2001-04-09
    • Kenichi IshiharaKenichi ShiraishiSoichi ShinjoAkihiro Horii
    • Kenichi IshiharaKenichi ShiraishiSoichi ShinjoAkihiro Horii
    • G06F1100
    • H04L1/00H04L1/0003H04L1/241
    • A dummy error addition circuit for adding a dummy error to an orthogonal modulation symbol data, wherein a value based on a specified bit error rate is loaded to count clock signals at a counter (11), a carrier of the counter (11) stores outputs from a PN data generator (21) in a shift register (22), outputs from a PN comparison circuit (3) when stored data agree with count values of the counter (11) are recognized as error pulses, a bit selector (40) randomly selects, on receiving error pulses and based on outputs from a PN data generator (41), bits to which to add errors in an orthogonal modulation data, e.g. a PSK modulation symbol data, at interval based on a bit error rate, and bits selected from the orthogonal modulation data are inverted in a bit inversion circuit (5) for outputting to thereby add errors.
    • 一种用于向正交调制符号数据添加虚拟错误的虚拟错误添加电路,其中基于指定的误码率的值被加载以对计数器(11)计数时钟信号,计数器(11)的载波存储输出 当存储与计数器(11)的计数值一致的数据被识别为误差脉冲时,从PN比较电路(3)输出来自移位寄存器(22)中的PN数据发生器(21)的位选择器(40) 在接收到错误脉冲并基于PN数据生成器(41)的输出时,随机地选择在正交调制数据中添加错误的位,例如 基于比特误码率的间隔的PSK调制符号数据和从正交调制数据中选择的比特在比特反相电路(5)中反转,从而输出错误。