会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Method of operating a video decoding system
    • 操作视频解码系统的方法
    • US08005147B2
    • 2011-08-23
    • US11400949
    • 2006-04-05
    • Jose′ R. AlvarezAlexander G. MacInnisSheng ZhongXiaodong XieVivian Hsiun
    • Jose′ R. AlvarezAlexander G. MacInnisSheng ZhongXiaodong XieVivian Hsiun
    • H04N7/18
    • G06F9/3861G06F9/3877H04N19/12H04N19/122H04N19/129H04N19/13H04N19/157H04N19/176H04N19/423H04N19/44H04N19/60H04N19/61H04N19/70H04N19/82H04N19/90
    • A system and method for decoding a digital video data stream. In one aspect, a plurality of hardware acceleration modules are used together with a core processor. The accelerators operate in a decoding pipeline wherein, in any given stage, each accelerator operates on a particular macroblock of video data. In the subsequent pipeline stage, each accelerator works on the next macroblock in the data stream, which was worked on by another one of the accelerators in the previous stage. The core processor polls all of the accelerators during each stage. When all accelerators finish their tasks for a given stage, the core processor initiates the next stage. In another aspect, two variable-length decoders are employed to simultaneously decode two macroblock rows of a video frame. Each variable-length decoder works to decode an assigned row and the rows are variable-length decoded in parallel. The variable-length decoders operate as part of a pipeline wherein the variable-length decoders alternate, stage-by-stage, decoding macroblocks.
    • 一种用于解码数字视频数据流的系统和方法。 在一个方面,多个硬件加速模块与核心处理器一起使用。 加速器在解码管线中操作,其中在任何给定阶段,每个加速器对视频数据的特定宏块进行操作。 在随后的流水线阶段,每个加速器对数据流中的下一个宏块进行工作,该前一阶段的另一个加速器工作。 核心处理器在每个阶段轮询所有加速器。 当所有加速器在给定阶​​段完成任务时,核心处理器启动下一阶段。 在另一方面,采用两个可变长度解码器来同时解码视频帧的两个宏块行。 每个可变长度解码器用于对分配的行进行解码,并行并行地进行可变长度解码。 可变长度解码器作为流水线的一部分进行操作,其中可变长度解码器逐级交替解码宏块。
    • 9. 发明申请
    • Method of Operating a Video Decoding System
    • 操作视频解码系统的方法
    • US20120020412A1
    • 2012-01-26
    • US13205776
    • 2011-08-09
    • Jose R. AlvarezAlexander G. MacInnisSheng ZhongXiaodong XieVivian Hsiun
    • Jose R. AlvarezAlexander G. MacInnisSheng ZhongXiaodong XieVivian Hsiun
    • H04N7/30H04N7/26
    • G06F9/3861G06F9/3877H04N19/12H04N19/122H04N19/129H04N19/13H04N19/157H04N19/176H04N19/423H04N19/44H04N19/60H04N19/61H04N19/70H04N19/82H04N19/90
    • A system and method for decoding a digital video data stream. In one aspect, a plurality of hardware acceleration modules are used together with a core processor. The accelerators operate in a decoding pipeline wherein, in any given stage, each accelerator operates on a particular macroblock of video data. In the subsequent pipeline stage, each accelerator works on the next macroblock in the data stream, which was worked on by another one of the accelerators in the previous stage. The core processor polls all of the accelerators during each stage. When all accelerators finish their tasks for a given stage, the core processor initiates the next stage. In another aspect, two variable-length decoders are employed to simultaneously decode two macroblock rows of a video frame. Each variable-length decoder works to decode an assigned row and the rows are variable-length decoded in parallel. The variable-length decoders operate as part of a pipeline wherein the variable-length decoders alternate, stage-by-stage, decoding macroblocks.
    • 一种用于解码数字视频数据流的系统和方法。 在一个方面,多个硬件加速模块与核心处理器一起使用。 加速器在解码管线中操作,其中在任何给定阶段,每个加速器对视频数据的特定宏块进行操作。 在随后的流水线阶段,每个加速器对数据流中的下一个宏块进行工作,该前一阶段的另一个加速器工作。 核心处理器在每个阶段轮询所有加速器。 当所有加速器在给定阶​​段完成任务时,核心处理器启动下一阶段。 在另一方面,采用两个可变长度解码器来同时解码视频帧的两个宏块行。 每个可变长度解码器用于对分配的行进行解码,并行并行地进行可变长度解码。 可变长度解码器作为流水线的一部分进行操作,其中可变长度解码器逐级交替解码宏块。