会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • All digital phase locked loop architecture for low power cellular applications
    • 用于低功率蜂窝应用的所有数字锁相环体系结构
    • US07801262B2
    • 2010-09-21
    • US11551150
    • 2006-10-19
    • John WallbergRobert B. Staszewski
    • John WallbergRobert B. Staszewski
    • H03D3/24
    • H03L7/08H03L2207/50
    • A novel mechanism that is operative to observe and compare the differentiated phase of the reference and variable PLL loop signals using a frequency detector. The resultant phase differentiated error is then accumulated to yield the phase error. The operation of the loop with the frequency detector is mathematically equivalent to that of the phase detector. A frequency error accumulator is used to generate the integral of the frequency error. The frequency error accumulator also enables stopping the accumulation of the frequency upon detection of a sufficiently large perturbation, effectively freezing the operation of the loop as subsequent frequency error updates are not accumulated. Upon removal of the phase freeze event, accumulation of the frequency error and consequently normal loop operation resumes.
    • 一种新颖的机理,用于使用频率检测器观察和比较参考和可变PLL环路信号的微分相位。 然后累积产生的相位微分误差以产生相位误差。 与频率检测器的环路的操作在数学上等同于相位检测器。 使用频率误差累加器来产生频率误差的积分。 频率误差累加器还能够在检测到足够大的扰动时停止频率的累积,从而有效地冻结环路的操作,因为随后的频率误差更新不被累积。 在去除相位冻结事件时,恢复频率误差的累积,从而恢复正常循环操作。