会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Method and apparatus synchronizing integrated circuit clocks
    • 方法和装置同步集成电路时钟
    • US08245073B2
    • 2012-08-14
    • US12509409
    • 2009-07-24
    • Aaron NygrenMing-Ju Edward LeeShadi BarakatXiaoling XuToan Duc PhamWarren Fritz KrugerMichael Litt
    • Aaron NygrenMing-Ju Edward LeeShadi BarakatXiaoling XuToan Duc PhamWarren Fritz KrugerMichael Litt
    • G06F1/12
    • G11C7/1045
    • Embodiments described herein include a method and system for synchronizing clocks between coupled integrated circuits (ICs) in a computer system. According to an embodiment, a dedicated timing pin is provided on a first IC. The first IC configures a second IC to change a pin assignment, so that the second IC interprets a signal sent on the timing pin by the first IC and received on the reassigned pin as a request to transmit a return signal. The return signal is received on the timing pin. The return signal is used to determine whether timing should be adjusted by the first IC. In an embodiment a clock and data recover (CDR) circuit compares the signal sent to the signal received in order to make the determination. In an embodiment the first IC is a processor-based device, and the second IC is a memory device controlled by the first device.
    • 本文描述的实施例包括用于在计算机系统中的耦合集成电路(IC)之间同步时钟的方法和系统。 根据实施例,在第一IC上提供专用定时引脚。 第一IC配置第二IC以改变引脚分配,使得第二IC解释由第一IC在定时引脚上发送的信号,并且在重新分配的引脚上接收作为发送返回信号的请求的信号。 在定时引脚上接收到返回信号。 返回信号用于确定是否应由第一个IC调整定时。 在一个实施例中,时钟和数据恢复(CDR)电路将发送的信号与所接收的信号进行比较,以进行确定。 在一个实施例中,第一IC是基于处理器的设备,第二IC是由第一设备控制的存储设备。
    • 5. 发明授权
    • Method and apparatus synchronizing integrated circuit clocks
    • 方法和装置同步集成电路时钟
    • US08443225B2
    • 2013-05-14
    • US13584560
    • 2012-08-13
    • Aaron NygrenMing-Ju Edward LeeShadi BarakatXiaoling XuToan Duc PhamWarren Fritz KrugerMichael Litt
    • Aaron NygrenMing-Ju Edward LeeShadi BarakatXiaoling XuToan Duc PhamWarren Fritz KrugerMichael Litt
    • G06F1/12
    • G11C7/1045
    • Embodiments described herein include a method and system for synchronizing clocks between coupled integrated circuits (ICs) in a computer system. According to an embodiment, a dedicated timing pin is provided on a first IC. The first IC configures a second IC to change a pin assignment, so that the second IC interprets a signal sent on the timing pin by the first IC and received on the reassigned pin as a request to transmit a return signal. The return signal is received on the timing pin. The return signal is used to determine whether timing should be adjusted by the first IC. In an embodiment a clock and data recover (CDR) circuit compares the signal sent to the signal received in order to make the determination. In an embodiment the first IC is a processor-based device, and the second IC is a memory device controlled by the first device.
    • 本文描述的实施例包括用于在计算机系统中的耦合集成电路(IC)之间同步时钟的方法和系统。 根据实施例,在第一IC上提供专用定时引脚。 第一IC配置第二IC以改变引脚分配,使得第二IC解释由第一IC在定时引脚上发送的信号,并且在重新分配的引脚上接收作为发送返回信号的请求的信号。 在定时引脚上接收到返回信号。 返回信号用于确定是否应由第一个IC调整定时。 在一个实施例中,时钟和数据恢复(CDR)电路将发送的信号与所接收的信号进行比较,以进行确定。 在一个实施例中,第一IC是基于处理器的设备,第二IC是由第一设备控制的存储设备。
    • 7. 发明申请
    • METHOD AND APPARATUS FOR TESTING AN INTEGRATED CIRCUIT INCLUDING AN I/O INTERFACE
    • 用于测试包含I / O接口的集成电路的方法和装置
    • US20120017118A1
    • 2012-01-19
    • US12838860
    • 2010-07-19
    • Shadi BarakatPetre PopescuDavid Block
    • Shadi BarakatPetre PopescuDavid Block
    • G06F11/263
    • G06F11/221
    • Methods and apparatus provide for testing an integrated circuit including an input/output (I/O) interface. The method and apparatus place the I/O interface in a test mode by test enabling logic. During the test mode, the method and apparatus also provide, by a clock generator in the I/O interface, an internal phase-aligned receiver clock signal to a plurality of transceivers in the I/O interface. The clock generator is a transmitter portion of one of the plurality of transceivers in the I/O interface. The method and apparatus then monitor for errors in loopback data from the plurality of transceivers in the I/O interface by an automatic test equipment (ATE). The phase of the internal phase-aligned receiver clock signal is aligned with the loopback data of the plurality of transceivers, and the frequency of the internal phase-aligned receiver clock signal may be above about 200 MHz.
    • 方法和装置提供测试包括输入/​​输出(I / O)接口的集成电路。 该方法和设备通过测试启用逻辑将I / O接口置于测试模式。 在测试模式期间,该方法和装置还通过I / O接口中的时钟发生器将内部相位对准接收机时钟信号提供给I / O接口中的多个收发器。 时钟发生器是I / O接口中的多个收发器之一的发射机部分。 然后,该方法和装置通过自动测试设备(ATE)监视来自I / O接口中的多个收发器的环回数据中的错误。 内部相位对准的接收器时钟信号的相位与多个收发器的回送数据对准,并且内部相位对准的接收机时钟信号的频率可以高于约200MHz。