会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明申请
    • Interpolation delay cell for 2ps resolution jitter injector in optical link transceiver
    • 用于光链路收发器中2ps分辨率抖动注入器的插值延迟单元
    • US20050140412A1
    • 2005-06-30
    • US10748300
    • 2003-12-31
    • KyeHyung LeeJianping XuFabrice PailletTanay Karnik
    • KyeHyung LeeJianping XuFabrice PailletTanay Karnik
    • H03F1/26H03F3/45H03H11/26
    • H03H11/265H03F1/26H03F3/45183H03F3/45475H03F2200/372
    • An apparatus and method for generating signals with improved timing resolution includes a delay cell configured to receive dual coupled differential input signals. The delay cell performs an interpolation function which smooths state transitions or other discontinuities that result from timing or phase offsets between the input signals. The interpolation function is performed by resistors which couple respective components of the differential inputs prior to traversing delay paths. A delay cell of this type has high supply noise rejection and a low output swing range, thereby making it suitable for a number of applications. One application includes a jitter noise generator which uses the delay cell to achieve improved timing resolution and which is not limited by a minimum delay of the cell. Another application uses the delay cell to form a coupled delay line.
    • 用于产生具有改进的定时分辨率的信号的装置和方法包括被配置为接收双耦合差分输入信号的延迟单元。 延迟单元执行内插函数,其平滑由输入信号之间的定时或相位偏移导致的状态转换或其他不连续性。 内插函数由在穿过延迟路径之前耦合差分输入的各个分量的电阻器来执行。 这种延迟单元具有高的电源噪声抑制和低的输出摆​​幅范围,从而使其适用于多种应用。 一个应用包括抖动噪声发生器,其使用延迟单元来实现改进的定时分辨率,并且不受单元的最小延迟的限制。 另一应用使用延迟单元来形成耦合的延迟线。
    • 7. 发明申请
    • Delay interpolation in a ring oscillator delay stage
    • 延迟内插在环形振荡器延迟阶段
    • US20060071722A1
    • 2006-04-06
    • US10953023
    • 2004-09-29
    • Fabrice PailletDavid RennieTanay KarnikJianping Xu
    • Fabrice PailletDavid RennieTanay KarnikJianping Xu
    • H03K3/03
    • H03K3/0322
    • According to some embodiments, a circuit includes a delay stage of a ring oscillator. The delay stage may include a first differential pair, a second differential pair, and a third differential pair. The first differential pair may be coupled to a first current-steering circuit, receive a differential input signal, and output a first differential signal. The second differential pair may receive the differential input signal and output a second differential signal, and the third differential pair may be coupled to a second current-steering circuit, receive the second differential signal from the second differential pair, and output the first differential signal. An amount of delay between the differential input signal and the first differential signal is based on relative amounts of current steered by the first current-steering circuit and the second current-steering circuit.
    • 根据一些实施例,电路包括环形振荡器的延迟级。 延迟级可以包括第一差分对,第二差分对和第三差分对。 第一差分对可以耦合到第一电流转向电路,接收差分输入信号,并输出第一差分信号。 第二差分对可以接收差分输入信号并输出​​第二差分信号,并且第三差分对可以耦合到第二电流导向电路,从第二差分对接收第二差分信号,并输出第一差分信号 。 差分输入信号和第一差分信号之间的延迟量是基于由第一电流转向电路和第二电流转向电路转向的电流的相对量。
    • 10. 发明授权
    • Laser driver for high speed short distance links
    • 用于高速短距离连接的激光驱动器
    • US07505497B2
    • 2009-03-17
    • US10816321
    • 2004-03-31
    • Jianping XuFabrice PailletTanay Karnik
    • Jianping XuFabrice PailletTanay Karnik
    • H01S3/00
    • H04B10/564H01S5/0427H01S5/183H04B10/503
    • One embodiment of a laser driver for high speed interconnections includes a buffered level shifter to shift the input voltage level to an appropriate level. In some embodiments the buffered level shifter may be tuned to provide a desired level shift with impedance matched to the driving load. Another embodiment converts a digital signal to a current train of a bias mode to represent logical zero and of a modulation mode to represent logical one, wherein one or both of the bias mode and modulation mode may be adjusted, for example by a programmable control circuit or by an adaptive control circuit. Some embodiments also provide circuitry for reducing overshoot of the output signal.
    • 用于高速互连的激光驱动器的一个实施例包括用于将输入电压电平转换到适当电平的缓冲电平移位器。 在一些实施例中,缓冲电平移位器可以被调谐以提供具有与驱动负载匹配的阻抗的期望电平移位。 另一个实施例将数字信号转换为偏置模式的当前列,以表示逻辑零和调制模式以表示逻辑1,其中偏置模式和调制模式中的一个或两个可以例如由可编程控制电路 或通过自适应控制电路。 一些实施例还提供用于减少输出信号的过冲的电路。