会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Production process for semiconductor device
    • 半导体器件的生产工艺
    • US08530256B2
    • 2013-09-10
    • US13416635
    • 2012-03-09
    • Yasuyuki ShibataJi-Hao LiangTakako Chinone
    • Yasuyuki ShibataJi-Hao LiangTakako Chinone
    • H01L21/205H01L33/32
    • H01L21/0254H01L21/0242H01L21/02458H01L21/02494H01L21/02576H01L21/0262H01L21/02639H01L21/0265H01L21/02664H01L33/007H01L33/0079
    • (a) Forming on a growth substrate a void-containing layer that is made of a group III nitride compound semiconductor and contains voids. (b) Forming on the void-containing layer an n-type layer that is made of an n-type group III nitride compound semiconductor and serves to close the voids. (c) Forming on the n-type layer an active layer made of a group III nitride compound semiconductor. (d) Forming on the active layer a p-type layer made of a p-type group III nitride compound semiconductor. (e) Bonding a support substrate above the p-type layer. (f) Peeling off the growth substrate at the boundary where the void are produced. (g) Planarizing the n-type layer. Step (b) comprises (b1) forming part of the n-type layer under conditions where horizontal growth is relatively weak and (b2) forming the remaining part of the n-type layer under conditions where horizontal growth is relatively strong.
    • (a)在生长衬底上形成由III族氮化物化合物半导体制成且含有空隙的含空隙层。 (b)在含空隙层上形成由n型III族氮化物化合物半导体制成并用于封闭空隙的n型层。 (c)在n型层上形成由III族氮化物化合物半导体制成的有源层。 (d)在有源层上形成由p型III族氮化物半导体构成的p型层。 (e)将支撑衬底粘合在p型层上。 (f)在生成空隙的边界处剥离生长衬底。 (g)平面化n型层。 步骤(b)包括(b1)在水平生长相对较弱的条件下形成n型层的一部分,(b2)在水平生长相对较强的条件下形成n型层的剩余部分。
    • 7. 发明申请
    • METHOD FOR MANUFACTURING SEMICONDUCTOR DEVICE
    • 制造半导体器件的方法
    • US20100148309A1
    • 2010-06-17
    • US12636934
    • 2009-12-14
    • Ji-Hao LiangTakako ChinoneYasuyuki ShibataJiro Higashino
    • Ji-Hao LiangTakako ChinoneYasuyuki ShibataJiro Higashino
    • H01L29/20H01L21/20
    • H01L21/02639H01L21/0242H01L21/02433H01L21/02516H01L21/0254H01L21/0262H01L21/0265H01L33/007H01L33/0079
    • There is provided a method for manufacturing a semiconductor device in which a selective growth mask for partially covering a growth substrate is formed on a growth substrate; a buffer layer that is thicker than the mask is formed on a non-mask part not covered by the mask on the growth substrate, and a predetermined facet is exposed on the surface of the buffer layer; a semiconductor film is laterally grown using the buffer layer as a starting point, and a lateral growth layer for covering the mask is formed while cavities are formed on the upper part of the mask; and a device function layer is epitaxially grown on the lateral growth layer. The cavity formation step includes a first step for growing a semiconductor film at a growth rate and a second step for growing another semiconductor film at another growth rate mutually different from the first growth rate, wherein the first and second steps are carried out a plurality of times in alternating fashion.
    • 提供一种制造半导体器件的方法,其中在生长衬底上形成用于部分覆盖生长衬底的选择性生长掩模; 在生长衬底上未被掩模覆盖的非掩模部分上形成比掩模厚的缓冲层,并且在缓冲层的表面上露出预定的刻面; 使用缓冲层作为起点横向生长半导体膜,并且形成用于覆盖掩模的横向生长层,同时在掩模的上部形成空腔; 并且在侧向生长层上外延生长器件功能层。 空腔形成步骤包括以生长速率生长半导体膜的第一步骤和用于以与第一生长速率相互不同的另一生长速率生长另一半导体膜的第二步骤,其中第一和第二步骤执行多个 时代以交替的方式。
    • 8. 发明申请
    • PRODUCTION PROCESS FOR SEMICONDUCTOR DEVICE
    • 半导体器件的生产工艺
    • US20120231608A1
    • 2012-09-13
    • US13416635
    • 2012-03-09
    • Yasuyuki SHIBATAJi-Hao LiangTakako Chinone
    • Yasuyuki SHIBATAJi-Hao LiangTakako Chinone
    • H01L21/20
    • H01L21/0254H01L21/0242H01L21/02458H01L21/02494H01L21/02576H01L21/0262H01L21/02639H01L21/0265H01L21/02664H01L33/007H01L33/0079
    • (a) Forming on a growth substrate a void-containing layer that is made of a group III nitride compound semiconductor and contains voids. (b) Forming on the void-containing layer an n-type layer that is made of an n-type group III nitride compound semiconductor and serves to close the voids. (c) Forming on the n-type layer an active layer made of a group III nitride compound semiconductor. (d) Forming on the active layer a p-type layer made of a p-type group III nitride compound semiconductor. (e) Bonding a support substrate above the p-type layer. (f) Peeling off the growth substrate at the boundary where the void are produced. (g) Planarizing the n-type layer. Step (b) comprises (b1) forming part of the n-type layer under conditions where horizontal growth is relatively weak and (b2) forming the remaining part of the n-type layer under conditions where horizontal growth is relatively strong.
    • (a)在生长衬底上形成由III族氮化物化合物半导体制成且含有空隙的含空隙层。 (b)在含空隙层上形成由n型III族氮化物化合物半导体制成并用于封闭空隙的n型层。 (c)在n型层上形成由III族氮化物化合物半导体制成的有源层。 (d)在有源层上形成由p型III族氮化物半导体构成的p型层。 (e)将支撑衬底粘合在p型层上。 (f)在生成空隙的边界处剥离生长衬底。 (g)平面化n型层。 步骤(b)包括(b1)在水平生长相对较弱的条件下形成n型层的一部分,(b2)在水平生长相对较强的条件下形成n型层的剩余部分。
    • 9. 发明授权
    • Semiconductor light-emitting device and fabrication method thereof
    • 半导体发光器件及其制造方法
    • US08111350B2
    • 2012-02-07
    • US13005710
    • 2011-01-13
    • Jiro HigashinoJi-Hao LiangTakako ChinoneYasuyuki Shibata
    • Jiro HigashinoJi-Hao LiangTakako ChinoneYasuyuki Shibata
    • G02F1/1335
    • H01L33/007H01L33/20H01L33/22H01L33/32
    • A plurality of protrusions is formed on the C-plane substrate with a corundum structure. A base film made of a III-V compound semiconductor including Ga and N is formed on the surface of the substrate. The surface of the base film is flatter than the surface of the substrate. A light emitting structure including Ga and N is disposed on the base film. The protrusions are regularly arranged in a first direction that is tilted by less than 15 degrees with respect to the a-axis of the base film and in a second direction that is orthogonal to the first direction. Each protrusion has two first parallel sides tilted by less than 15 degrees relative to an m-axis and two second parallel sides tilted by less than 15 degrees relative to the a-axis. An interval between the two second sides is wider than an interval between the two first sides.
    • 在具有刚玉结构的C面基板上形成多个突起。 在基板的表面上形成由包含Ga和N的III-V族化合物半导体制成的基膜。 基膜的表面比基材的表面更平坦。 包含Ga和N的发光结构设置在基膜上。 突起规则地布置在相对于基膜的a轴倾斜小于15度并且在与第一方向正交的第二方向上倾斜的第一方向上。 每个突起具有相对于m轴倾斜小于15度的两个第一平行边和相对于a轴倾斜小于15度的两个第二平行边。 两个第二侧之间的间隔比两个第一侧之间的间隔宽。
    • 10. 发明授权
    • Method for manufacturing semiconductor device
    • 制造半导体器件的方法
    • US08008170B2
    • 2011-08-30
    • US12636934
    • 2009-12-14
    • Ji-Hao LiangTakako ChinoneYasuyuki ShibataJiro Higashino
    • Ji-Hao LiangTakako ChinoneYasuyuki ShibataJiro Higashino
    • H01L21/36H01L21/20H01L29/04H01L31/036H01L33/00
    • H01L21/02639H01L21/0242H01L21/02433H01L21/02516H01L21/0254H01L21/0262H01L21/0265H01L33/007H01L33/0079
    • There is provided a method for manufacturing a semiconductor device in which a selective growth mask for partially covering a growth substrate is formed on a growth substrate; a buffer layer that is thicker than the mask is formed on a non-mask part not covered by the mask on the growth substrate, and a predetermined facet is exposed on the surface of the buffer layer; a semiconductor film is laterally grown using the buffer layer as a starting point, and a lateral growth layer for covering the mask is formed while cavities are formed on the upper part of the mask; and a device function layer is epitaxially grown on the lateral growth layer. The cavity formation step includes a first step for growing a semiconductor film at a growth rate and a second step for growing another semiconductor film at another growth rate mutually different from the first growth rate, wherein the first and second steps are carried out a plurality of times in alternating fashion.
    • 提供一种制造半导体器件的方法,其中在生长衬底上形成用于部分覆盖生长衬底的选择性生长掩模; 在生长衬底上未被掩模覆盖的非掩模部分上形成比掩模厚的缓冲层,并且在缓冲层的表面上露出预定的刻面; 使用缓冲层作为起点横向生长半导体膜,并且形成用于覆盖掩模的横向生长层,同时在掩模的上部形成空腔; 并且在侧向生长层上外延生长器件功能层。 空腔形成步骤包括以生长速率生长半导体膜的第一步骤和用于以与第一生长速率相互不同的另一生长速率生长另一半导体膜的第二步骤,其中第一和第二步骤执行多个 时代以交替的方式。