会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 10. 发明申请
    • CIRCUITRY TO FACILITATE TESTING OF SERIAL INTERFACES
    • 电路简化串行接口测试
    • US20110302452A1
    • 2011-12-08
    • US12792279
    • 2010-06-02
    • James P. FlynnJunqi HuaJohn T. StonickDaniel K. WeinladerJianping WenSkye WolferDavid A. Yokoyama-Martin
    • James P. FlynnJunqi HuaJohn T. StonickDaniel K. WeinladerJianping WenSkye WolferDavid A. Yokoyama-Martin
    • G06F11/263
    • H04L1/243
    • Circuitry to facilitate testing of serial interfaces is described. Specifically, some embodiments of the present invention facilitate testing the clock and data recovery functionality of a receiver. A serial interface can include a multiplying phase locked loop (MPLL) clock generator, a transmitter, and a receiver. The MPLL clock generator can generate a first clock signal and a second clock signal, and can vary a phase and/or frequency difference between the first clock signal and the second clock signal. During test, the transmitter and the receiver can be directly or capacitively coupled to each another. Specifically, during test, the serial interface can be configured so that the transmitter transmits data using the first clock signal, and the receiver receives data using the second clock signal. The clock and data recovery functionality of the receiver can be tested by comparing the transmitted data with the received data.
    • 描述了用于简化串行接口测试的电路。 具体地,本发明的一些实施例便于测试接收机的时钟和数据恢复功能。 串行接口可以包括乘法锁相环(MPLL)时钟发生器,发射器和接收器。 MPLL时钟发​​生器可以产生第一时钟信号和第二时钟信号,并且可以改变第一时钟信号和第二时钟信号之间的相位和/或频率差。 在测试期间,发射机和接收机可以彼此直接或电容耦合。 具体来说,在测试期间,串行接口可被配置为使发射机使用第一时钟信号发射数据,并且接收机使用第二时钟信号接收数据。 接收机的时钟和数据恢复功能可以通过比较发送的数据与接收到的数据进行测试。