会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Method and apparatus for generating random jitter
    • 用于产生随机抖动的方法和装置
    • US07512177B2
    • 2009-03-31
    • US11828390
    • 2007-07-26
    • Hayden C. Cranford, Jr.Marcel A. KosselVernon R. NormanMartin L. Schmatz
    • Hayden C. Cranford, Jr.Marcel A. KosselVernon R. NormanMartin L. Schmatz
    • H04B3/46
    • H04L25/068H04B3/462H04L1/205
    • Apparatuses and methods comprise a phase shifter, an adjustable capacitance configured to adjust a phase shift of said phase shifter, an arbitrary waveform generator configured to adjust the adjustable capacitance, and a pulse pattern generator coupled to the phase shifter, the phase shifter is configured to control the pulse pattern generator. In one aspect, an adjustable capacitance is at least one varactor diode. In another, a pair of varactor diodes are separated by λ/4 lines, an input and an output of the adjustable capacitance is AC-coupled, and the arbitrary waveform generator is configured to adjust the adjustable capacitance through a gaussian noise signal input to the pair of varactor diodes. A deterministic jitter generator may be coupled to the pulse pattern generator. An open-circuited stub line may be input to the pattern generator, a deterministic jitter content number adjustable varying stub line length.
    • 装置和方法包括移相器,被配置为调整所述移相器的相移的可调电容,被配置为调节可调电容的任意波形发生器以及耦合到移相器的脉冲图形发生器,所述移相器被配置为 控制脉冲模式发生器。 在一个方面,可调电容是至少一个变容二极管。 另一方面,一对变容二极管由λ/ 4线分开,可调电容的输入和输出是交流耦合的,并且任意波形发生器被配置成通过高斯噪声信号输入到 一对变容二极管。 确定性抖动发生器可以耦合到脉冲图案发生器。 可以向模式发生器输入开路短线,确定性抖动内容数可调,可变长短线长度。
    • 3. 发明申请
    • METHOD AND APPARATUS FOR GENERATING RANDOM JITTER
    • 用于生成随机抖动器的方法和装置
    • US20080150599A1
    • 2008-06-26
    • US11828390
    • 2007-07-26
    • Hayden C. CranfordMarcel A. KosselVernon R. NormanMartin L. Schmatz
    • Hayden C. CranfordMarcel A. KosselVernon R. NormanMartin L. Schmatz
    • H03K3/84
    • H04L25/068H04B3/462H04L1/205
    • Apparatuses and methods comprise a phase shifter, an adjustable capacitance configured to adjust a phase shift of said phase shifter, an arbitrary waveform generator configured to adjust the adjustable capacitance, and a pulse pattern generator coupled to the phase shifter, the phase shifter is configured to control the pulse pattern generator. In one aspect, an adjustable capacitance is at least one varactor diode. In another, a pair of varactor diodes are separated by λ/4 lines, an input and an output of the adjustable capacitance is AC-coupled, and the arbitrary waveform generator is configured to adjust the adjustable capacitance through a gaussian noise signal input to the pair of varactor diodes. A deterministic jitter generator may be coupled to the pulse pattern generator. An open-circuited stub line may be input to the pattern generator, a deterministic jitter content number adjustable varying stub line length.
    • 装置和方法包括移相器,被配置为调整所述移相器的相移的可调电容,被配置为调节可调电容的任意波形发生器以及耦合到移相器的脉冲图形发生器,所述移相器被配置为 控制脉冲模式发生器。 在一个方面,可调电容是至少一个变容二极管。 另一方面,一对变容二极管由λ/ 4线分开,可调电容的输入和输出是交流耦合的,并且任意波形发生器被配置成通过高斯噪声信号输入到 一对变容二极管。 确定性抖动发生器可以耦合到脉冲图案发生器。 可以向模式发生器输入开路短线,确定性抖动内容数可调,可变长短线长度。
    • 4. 发明授权
    • CML delay cell with linear rail-to-rail tuning range and constant output swing
    • CML延迟单元具有线性轨至轨调谐范围和恒定输出摆幅
    • US07403057B2
    • 2008-07-22
    • US11556882
    • 2006-11-06
    • Hayden C. Cranford, Jr.Marcel A. KosselThomas E. Morf
    • Hayden C. Cranford, Jr.Marcel A. KosselThomas E. Morf
    • H03H11/26
    • H03K5/13H03K5/133H03K2005/00032H03K2005/00208
    • A current mode logic (CML) delay cell with linear rail-to-rail tuning range and constant output swing. The CML delay cell can include a tuning voltage input on a first and second transistor, contributing to a CML delay cell load, and a bias voltage input on a third transistor, as a current source I0, and a compensation circuit having switching point optimized inverters having a first plurality of transistors having a transconductance βpN and a second plurality of transistors having a transconductance βnN, wherein respective ratios of βnN/βpN determine an inverter switching point of respective switching point optimized inverters, the first and second plurality of transistors having gates coupled to the tuning voltage input of the CML delay cell, wherein the switching point optimized inverters are followed by weighted tail current sources M0N that supply additional currents to the current source I0 at a drain node of the third transistor.
    • 具有线性轨至轨调谐范围和恒定输出摆幅的电流模式逻辑(CML)延迟单元。 CML延迟单元可以包括在第一和第二晶体管上的调谐电压输入,有助于CML延迟单元负载,以及作为电流源I 0的第三晶体管上的偏置电压输入,以及 具有开关点优化的反相器的补偿电路,其具有具有跨导βN N N的第一多个晶体管和具有跨导βN N N的第二多个晶体管,其中, 确定各个开关点优化的逆变器的逆变器切换点,第一和第二多个晶体管具有耦合到CML延迟单元的调谐电压输入的门 其中所述开关点优化的逆变器之后是在所述第三晶体管的漏极节点向所述电流源I SUB提供附加电流的加权尾电流源M 0N N。
    • 5. 发明授权
    • CML delay cell with linear rail-to-rail tuning range and constant output swing
    • CML延迟单元具有线性轨至轨调谐范围和恒定输出摆幅
    • US07541855B2
    • 2009-06-02
    • US12124384
    • 2008-05-21
    • Hayden C. Cranford, Jr.Marcel A. KosselThomas E. Morf
    • Hayden C. Cranford, Jr.Marcel A. KosselThomas E. Morf
    • H03H11/26
    • H03K5/13H03K5/133H03K2005/00032H03K2005/00208
    • A current mode logic (CML) delay cell with linear rail-to-rail tuning range and constant output swing. The CML delay cell can include a tuning voltage input on a first and second transistor, contributing to a CML delay cell load, and a bias voltage input on a third transistor, as a current source I0, and a compensation circuit having switching point optimized inverters having a first plurality of transistors having a transconductance βpN and a second plurality of transistors having a transconductance βnN, wherein respective ratios of βnN/βpN determine an inverter switching point of respective switching point optimized inverters, the first and second plurality of transistors having gates coupled to the tuning voltage input of the CML delay cell, wherein the switching point optimized inverters are followed by weighted tail current sources M0N that supply additional currents to the current source I0 at a drain node of the third transistor.
    • 具有线性轨至轨调谐范围和恒定输出摆幅的电流模式逻辑(CML)延迟单元。 CML延迟单元可以包括在第一和第二晶体管上的调谐电压输入,有助于CML延迟单元负载,以及作为电流源I0在第三晶体管上输入的偏置电压,以及具有开关点优化的逆变器的补偿电路 具有跨导betapN的第一多个晶体管和具有跨导betanN的第二多个晶体管,其中,betanN / betapN的各自比例确定各个开关点优化的反相器的反相器切换点,第一和第二多个晶体管具有栅极耦合 到CML延迟单元的调谐电压输入,其中开关点优化的反相器之后是在第三晶体管的漏极节点向电流源I0提供附加电流的加权尾电流源M0N。