会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • WIDEBAND MULTI-MODE VCO
    • 宽带多模VCO
    • US20120161890A1
    • 2012-06-28
    • US12979659
    • 2010-12-28
    • Guansheng LiLi LiuYiwu Tang
    • Guansheng LiLi LiuYiwu Tang
    • H03B5/08
    • H03B5/1228H03B5/1212H03B5/1225H03B5/1256H03B5/1262H03B5/1281H03B5/1296
    • A VCO includes a transformer-based resonator that has a first LC tank and a second LC tank. The resonator has an even resonant mode and an odd resonant mode. The VCO further includes an active transconductance network that is coupled to a two-terminal port of the first tank and is also coupled to a two-terminal port of the second tank. A first terminal of the port of the first tank is capacitively coupled to a first terminal of the port of the second tank. A second terminal of the port of the first tank is capacitively coupled to a second terminal of the port of the second tank. The active transconductance network causes the resonator to resonate in a selectable one of the even and odd resonant modes depending on a digital control signal. The VCO is fine tuned by changing the capacitances of capacitors of the tanks.
    • VCO包括具有第一LC箱和第二LC箱的基于变压器的谐振器。 谐振器具有均匀谐振模式和奇数谐振模式。 VCO还包括有源跨导网络,其耦合到第一箱的两端口并且还耦合到第二箱的两端口。 第一罐的端口的第一端子电容耦合到第二罐的端口的第一端子。 第一罐的端口的第二端子电容耦合到第二罐的端口的第二端子。 有源跨导网络使得谐振器根据数字控制信号以偶次谐振模式和奇数谐振模式中的可选择的谐振模式谐振。 通过改变电容器的容量,可以对VCO进行微调。
    • 2. 发明授权
    • Wideband multi-mode VCO
    • 宽带多模式VCO
    • US08294528B2
    • 2012-10-23
    • US12979659
    • 2010-12-28
    • Guansheng LiLi LiuYiwu Tang
    • Guansheng LiLi LiuYiwu Tang
    • H03B5/12H03K3/30H03C3/22
    • H03B5/1228H03B5/1212H03B5/1225H03B5/1256H03B5/1262H03B5/1281H03B5/1296
    • A VCO includes a transformer-based resonator that has a first LC tank and a second LC tank. The resonator has an even resonant mode and an odd resonant mode. The VCO further includes an active transconductance network that is coupled to a two-terminal port of the first tank and is also coupled to a two-terminal port of the second tank. A first terminal of the port of the first tank is capacitively coupled to a first terminal of the port of the second tank. A second terminal of the port of the first tank is capacitively coupled to a second terminal of the port of the second tank. The active transconductance network causes the resonator to resonate in a selectable one of the even and odd resonant modes depending on a digital control signal. The VCO is fine tuned by changing the capacitances of capacitors of the tanks.
    • VCO包括具有第一LC箱和第二LC箱的基于变压器的谐振器。 谐振器具有均匀谐振模式和奇数谐振模式。 VCO还包括有源跨导网络,其耦合到第一箱的两端口并且还耦合到第二箱的两端口。 第一罐的端口的第一端子电容耦合到第二罐的端口的第一端子。 第一罐的端口的第二端子电容耦合到第二罐的端口的第二端子。 有源跨导网络使得谐振器根据数字控制信号以偶次谐振模式和奇数谐振模式中的可选择的谐振模式谐振。 通过改变电容器的容量,可以对VCO进行微调。
    • 4. 发明申请
    • VARACTORLESS TUNABLE OSCILLATOR
    • 无级可调谐振荡器
    • US20120212300A1
    • 2012-08-23
    • US13030843
    • 2011-02-18
    • Yiwu TangJaehyouk ChoiJong Min ParkNarathong Chiewcharn
    • Yiwu TangJaehyouk ChoiJong Min ParkNarathong Chiewcharn
    • H03B5/12
    • H03B5/1228H03B5/1212H03B5/1215H03B5/1243H03B5/1256H03B5/1296
    • A tunable oscillator circuit is disclosed. The tunable oscillator circuit includes an inductor/capacitor (LC) tank circuit comprising a primary inductor coupled in parallel with a first capacitor bank. The LC tank resonates to produce an oscillating voltage at a frequency. The tunable oscillator circuit also includes a 90 degree phase shift buffer coupled to the LC tank and a transconductor. The transconductor is coupled to the 90 degree phase shift buffer and a secondary inductor. The tunable oscillator circuit also includes a secondary inductor that is inductively coupled to the primary inductor and receives a gain-scaled oscillating current from the transconductor. By changing the transconductance, the gain-scaled oscillating current in the secondary inductor will change, thus the effective primary inductance and the oscillation frequency can be tuned.
    • 公开了一种可调振荡器电路。 可调振荡器电路包括电感器/电容器(LC)槽电路,其包括与第一电容器组并联耦合的初级电感器。 LC谐振腔产生振荡电压频率。 可调振荡器电路还包括耦合到LC箱和跨导体的90度相移缓冲器。 跨导体耦合到90度相移缓冲器和次级电感器。 可调谐振荡器电路还包括次级电感器,该次级电感器感应耦合到初级电感器并且从跨导体接收增益定标的振荡电流。 通过改变跨导,次级电感器中的增益调节振荡电流将发生变化,从而可以调节有效初级电感和振荡频率。
    • 5. 发明授权
    • Programmable varactor for VCO gain compensation and phase noise reduction
    • 用于VCO增益补偿和相位降噪的可编程变容二极管
    • US07612626B2
    • 2009-11-03
    • US11835499
    • 2007-08-08
    • Yiwu Tang
    • Yiwu Tang
    • H03B5/12
    • H03L7/099H03B5/1215H03B5/1228H03B5/1243H03B5/1265H03B5/1278H03B2200/005
    • A programmable varactor apparatus may include multiple binary weighted varactors controlled by multiple digital varactor bits. A programmable varactor apparatus may include a plurality of binary weighted varactors, and a control to selectively disable one or more of the plurality of binary weighted varactors to decrease an effective capacitance of the programmable varactor apparatus. A method for changing an effective capacitance of a programmable varactor apparatus may include providing a plurality of binary weighted varactors, and disabling one or more of the plurality of binary weighted varactors to decrease the effective capacitance of the programmable varactor apparatus.
    • 可编程变容二极管装置可以包括由多个数字变容二极管控制的多个二进制加权变容二极管。 可编程可变电抗器装置可以包括多个二进制加权变容二极管,以及用于选择性地禁用多个二进制加权变容二极管中的一个或多个以减小可编程变容二极管装置的有效电容的控制。 用于改变可编程变容二极管装置的有效电容的方法可以包括提供多个二进制加权变容二极管,以及禁用多个二进制加权变容二极管中的一个或多个,以减小可编程变容二极管装置的有效电容。
    • 6. 发明授权
    • Buffer input impedance compensation in a reference clock signal buffer
    • 参考时钟信号缓冲器中的缓冲器输入阻抗补偿
    • US08797110B2
    • 2014-08-05
    • US13558660
    • 2012-07-26
    • Bin FanYiwu TangKevin Hsi Huai Wang
    • Bin FanYiwu TangKevin Hsi Huai Wang
    • H03B5/32
    • H03L3/00H04W52/029Y02D70/00Y02D70/122Y02D70/1262Y02D70/142Y02D70/144Y02D70/146Y02D70/164
    • A system for managing a reference clock signal includes an XO; a signal buffer coupled to the XO and configured to drive a reference clock signal generated by the XO; and a first IC coupled to the signal buffer. The first IC includes an XO input buffer configured to receive the reference clock signal, to switch between an enabled, operational state and a disabled state, and to have a first operational impedance while in the enabled state; an impedance equivalence circuit configured to be in an enabled, operational state when the XO input buffer is in its disabled state and vice versa and to have a second operational impedance while in the enabled state that is equivalent to the first operational impedance; and a control mechanism configured to switch the XO input buffer and the impedance equivalence circuit between the enabled state and the disabled state.
    • 用于管理参考时钟信号的系统包括XO; 耦合到XO并被配置为驱动由XO产生的参考时钟信号的信号缓冲器; 以及耦合到信号缓冲器的第一IC。 第一IC包括被配置为接收参考时钟信号的XO输入缓冲器,以在启用状态,操作状态和禁用状态之间切换,并且在处于使能状态时具有第一操作阻抗; 阻抗等效电路被配置为当XO输入缓冲器处于其禁止状态并且反之亦然时处于使能的操作状态,并且在处于等效于第一操作阻抗的使能状态下具有第二操作阻抗; 以及控制机构,被配置为在所述使能状态和所述禁用状态之间切换所述XO输入缓冲器和所述阻抗等效电路。
    • 9. 发明申请
    • BUFFER INPUT IMPEDANCE COMPENSATION IN A REFERENCE CLOCK SIGNAL BUFFER
    • 参考时钟信号缓冲器中的缓冲器输入阻抗补偿
    • US20140028411A1
    • 2014-01-30
    • US13558660
    • 2012-07-26
    • Bin FanYiwu TangKevin Hsi Huai Wang
    • Bin FanYiwu TangKevin Hsi Huai Wang
    • H03L3/00
    • H03L3/00H04W52/029Y02D70/00Y02D70/122Y02D70/1262Y02D70/142Y02D70/144Y02D70/146Y02D70/164
    • A system for managing a reference clock signal includes an XO; a signal buffer coupled to the XO and configured to drive a reference clock signal generated by the XO; and a first IC coupled to the signal buffer. The first IC includes an XO input buffer configured to receive the reference clock signal, to switch between an enabled, operational state and a disabled state, and to have a first operational impedance while in the enabled state; an impedance equivalence circuit configured to be in an enabled, operational state when the XO input buffer is in its disabled state and vice versa and to have a second operational impedance while in the enabled state that is equivalent to the first operational impedance; and a control mechanism configured to switch the XO input buffer and the impedance equivalence circuit between the enabled state and the disabled state.
    • 用于管理参考时钟信号的系统包括XO; 耦合到XO并被配置为驱动由XO产生的参考时钟信号的信号缓冲器; 以及耦合到信号缓冲器的第一IC。 第一IC包括被配置为接收参考时钟信号的XO输入缓冲器,以在启用状态,操作状态和禁用状态之间切换,并且在处于使能状态时具有第一操作阻抗; 阻抗等效电路被配置为当XO输入缓冲器处于其禁止状态并且反之亦然时处于使能的操作状态,并且在处于等效于第一操作阻抗的使能状态下具有第二操作阻抗; 以及控制机构,被配置为在所述使能状态和所述禁用状态之间切换所述XO输入缓冲器和所述阻抗等效电路。