会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • MEMORY MODULES AND METHODS FOR MODIFYING MEMORY SUBSYSTEM PERFORMANCE
    • 用于修改存储器子系统性能的存储器模块和方法
    • US20100142247A1
    • 2010-06-10
    • US12632176
    • 2009-12-07
    • Franz Michael SchuetteWilliam J. Allen
    • Franz Michael SchuetteWilliam J. Allen
    • G11C5/02G11C5/14
    • G11C5/063G11C5/04G11C5/14H05K1/0262H05K1/117H05K2201/093H05K2201/09663H05K2201/10159
    • Methods and memory modules adapted for use in computer systems to generate different voltages for core supply (VDD) and input/output supply (VDDQ) inputs to memory components of the computer memory subsystem. The memory module includes a substrate with an edge connector, a memory component, and first and second voltage planes adapted to supply the core supply voltage and the input/output supply voltage to the memory component. The first voltage plane receives a system input voltage from the edge connector, and the second voltage plane is connected to the first voltage plane to receive a second voltage that is either higher or lower than the system input voltage. One of the first and second voltage planes is connected to the memory component to supply the core supply voltage thereto, and the other voltage plane supplies the input/output supply voltage to the memory component.
    • 适用于计算机系统的方法和存储器模块,用于为计算机存储器子系统的存储器组件产生用于核心电源(VDD)和输入/输出电源(VDDQ)输入的不同电压。 存储器模块包括具有边缘连接器的基板,存储器部件以及适于将核心电源电压和输入/输出电源电压提供给存储器部件的第一和第二电压平面。 第一电压平面从边缘连接器接收系统输入电压,并且第二电压平面连接到第一电压平面以接收高于或低于系统输入电压的第二电压。 第一和第二电压平面中的一个连接到存储器组件以向其提供核心电源电压,而另一个电压平面将输入/输出电源电压提供给存储器组件。
    • 3. 发明授权
    • Method and apparatus for reducing write cycles in NAND-based flash memory devices
    • 用于减少基于NAND的闪存器件中的写周期的方法和装置
    • US08375162B2
    • 2013-02-12
    • US12793023
    • 2010-06-03
    • William J. AllenFranz Michael Schuette
    • William J. AllenFranz Michael Schuette
    • G06F12/00
    • G06F12/0246G06F2212/7201
    • A NAND-based flash memory device and a method of its operation that extends the life of the device by reducing the number of unnecessary write cycles to the device. The memory device includes blocks, pages contained by each of the blocks, and a page abstraction layer containing a look-up table for translating logical page numbers into physical page numbers. A certain number of the pages in at least one of the blocks is preferably reserved so as not to be used in default data storage mode but instead used to shuffle data within the at least one block using a dynamic page address scheme, whereby data are dynamically moved from one page to an empty page in the same block using dynamic page mapping.
    • 一种基于NAND的闪速存储器件及其操作方法,通过减少对器件的不必要的写入周期的数量来延长器件的使用寿命。 存储器件包括块,由每个块包含的页面,以及包含用于将逻辑页码翻译成物理页码的查找表的页面抽象层。 优选地,保留至少一个块中的一些页面,以便不在默认数据存储模式中使用,而是使用动态页面地址方案来混洗至少一个块内的数据,由此数据是动态的 使用动态页面映射在同一个块中从一个页面移动到一个空页面。
    • 4. 发明授权
    • Memory modules and methods for modifying memory subsystem performance
    • 用于修改内存子系统性能的内存模块和方法
    • US08164935B2
    • 2012-04-24
    • US12632176
    • 2009-12-07
    • Franz Michael SchuetteWilliam J. Allen
    • Franz Michael SchuetteWilliam J. Allen
    • G11C5/02G11C17/18
    • G11C5/063G11C5/04G11C5/14H05K1/0262H05K1/117H05K2201/093H05K2201/09663H05K2201/10159
    • Methods and memory modules adapted for use in computer systems to generate different voltages for core supply (VDD) and input/output supply (VDDQ) inputs to memory components of the computer memory subsystem. The memory module includes a substrate with an edge connector, a memory component, and first and second voltage planes adapted to supply the core supply voltage and the input/output supply voltage to the memory component. The first voltage plane receives a system input voltage from the edge connector, and the second voltage plane is connected to the first voltage plane to receive a second voltage that is either higher or lower than the system input voltage. One of the first and second voltage planes is connected to the memory component to supply the core supply voltage thereto, and the other voltage plane supplies the input/output supply voltage to the memory component.
    • 适用于计算机系统的方法和存储器模块,用于为计算机存储器子系统的存储器组件产生用于核心电源(VDD)和输入/输出电源(VDDQ)输入的不同电压。 存储器模块包括具有边缘连接器的基板,存储器部件以及适于将核心电源电压和输入/输出电源电压提供给存储器部件的第一和第二电压平面。 第一电压平面从边缘连接器接收系统输入电压,并且第二电压平面连接到第一电压平面以接收高于或低于系统输入电压的第二电压。 第一和第二电压平面中的一个连接到存储器组件以向其提供核心电源电压,而另一个电压平面将输入/输出电源电压提供给存储器组件。
    • 6. 发明申请
    • HIERARCHICALLY STRUCTURED MASS STORAGE DEVICE AND METHOD
    • 分层结构的大容量存储设备和方法
    • US20100325352A1
    • 2010-12-23
    • US12815661
    • 2010-06-15
    • Franz Michael SchuetteWilliam J. Allen
    • Franz Michael SchuetteWilliam J. Allen
    • G06F12/02G06F12/08G06F13/00
    • G06F12/0866G06F3/0613G06F3/0616G06F3/0647G06F3/0685G06F3/0688G06F12/0246G06F12/08G06F2212/214G06F2212/463G06F2212/7202
    • A hierarchically-structured computer mass storage system and method. The mass storage system includes a mass storage memory drive, control logic on the mass storage memory drive that includes a controller and one or more devices for executing a hierarchical storage management technique, a volatile memory cache configured to be accessed by the control logic, and first and second non-volatile storage arrays on the mass storage memory drive and comprising, respectively, first and second non-volatile memory devices. The first and second non-volatile memory devices have properties including access times and write endurance, and at least one of the access time and the write endurance of the first non-volatile memory devices is faster or higher, respectively, than the second non-volatile memory devices. Desired data storage localities on the storage arrays are determined through access patterns and selectively utilizing the properties of the memory devices to match the data storage requirements.
    • 分层结构的计算机大容量存储系统和方法。 大容量存储系统包括大容量存储器驱动器,大容量存储器驱动器上的控制逻辑,其包括控制器和用于执行分层存储管理技术的一个或多个设备,被配置为被控制逻辑访问的易失性存储器高速缓存器,以及 大容量存储器驱动器上的第一和第二非易失性存储阵列,并且分别包括第一和第二非易失性存储器件。 第一和第二非易失性存储器件具有包括访问时间和写入耐久性的特性,并且第一非易失性存储器件的访问时间和写入耐久性中的至少一个分别比第二非易失性存储器设备更快或更高, 易失性存储器件。 通过访问模式确定存储阵列上所需的数据存储区域,并选择性地利用存储器件的属性来匹配数据存储要求。
    • 9. 发明授权
    • Solid-state mass storage device and method for failure anticipation
    • 固态大容量存储装置及故障预测方法
    • US08489966B2
    • 2013-07-16
    • US12986564
    • 2011-01-07
    • Franz Michael SchuetteLutz Filor
    • Franz Michael SchuetteLutz Filor
    • G11C29/00
    • G11C29/00G06F11/0727G06F11/0751G11C29/52
    • A solid-state mass storage device and method of operating the storage device to anticipate the failure of at least one memory device thereof before a write endurance limitation is reached. The method includes assigning at least a first memory block of the memory device as a wear indicator that is excluded from use as data storage, using pages of at least a set of memory blocks of the memory device for data storage, writing data to and erasing data from each memory block of the set in program/erase (P/E) cycles, performing wear leveling on the set of memory blocks, subjecting the wear indicator to more P/E cycles than the set of memory blocks, performing integrity checks of the wear indicator and monitoring its bit error rate, and taking corrective action if the bit error rate increases.
    • 一种固态大容量存储装置和方法,用于在达到写入耐力限制之前操作存储装置以预测其至少一个存储器件的故障。 该方法包括将存储器件的至少第一存储块分配为作为数据存储被排除的磨损指示符,使用用于数据存储的存储器件的至少一组存储器块的页面,将数据写入和擦除 在程序/擦除(P / E)循环中来自该组的每个存储器块的数据,对该组存储器块执行磨损均衡,对磨损指示器进行比该组存储器块更多的P / E周期,执行完整性检查 磨损指示器并监视其误码率,如果误码率增加,则采取纠正措施。