会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 6. 发明授权
    • Method of fabricating flash memory device
    • 制造闪存设备的方法
    • US07682900B2
    • 2010-03-23
    • US11964298
    • 2007-12-26
    • Eun Soo KimWhee Won ChoSeung Hee Hong
    • Eun Soo KimWhee Won ChoSeung Hee Hong
    • H01L21/336
    • H01L27/11524H01L27/11521
    • The invention relates to a method of fabricating a flash memory device. According to the method, select transistors and memory cells are formed on, and junctions are formed in a semiconductor substrate. The semiconductor substrate between a select transistor and an adjacent memory cell are over etched using a hard mask pattern. Accordingly, migration of electrons can be prohibited and program disturbance characteristics can be improved. Further, a void is formed between the memory cells. Accordingly, an interference phenomenon between the memory cells can be reduced and, therefore, the reliability of a flash memory device can be improved.
    • 本发明涉及一种制造闪速存储器件的方法。 根据该方法,在半导体衬底中形成选择晶体管和存储单元,并且形成结。 选择晶体管和相邻存储单元之间的半导体衬底使用硬掩模图案过蚀刻。 因此,可以禁止电子的迁移,并且可以提高程序干扰特性。 此外,在存储单元之间形成空隙。 因此,可以减少存储单元之间的干扰现象,因此可以提高闪存器件的可靠性。
    • 8. 发明授权
    • Semiconductor device and method of forming contact plug of semiconductor device
    • 形成半导体器件接触插塞的半导体器件及方法
    • US07851350B2
    • 2010-12-14
    • US11965368
    • 2007-12-27
    • Whee Won ChoJung Geun KimEun Soo Kim
    • Whee Won ChoJung Geun KimEun Soo Kim
    • H01L21/4763
    • H01L21/76804H01L21/76831
    • The present invention relates to a semiconductor device and a method of forming a contact plug of a semiconductor device. According to the method, a first dielectric layer is formed on a semiconductor substrate in which junction regions are formed. A hard mask is formed on the first dielectric layer. The hard mask and the first dielectric layer corresponding to the junction regions are etched to form trenches. Spacers are formed on sidewalls of the trenches. Contact holes are formed in the first dielectric layer using an etch process employing the spacers and the hard mask so that the junction regions are exposed. The contact holes are gap filled with a conductive material, thus forming contact plugs. Accordingly, bit lines can be easily formed on the contact plugs formed at narrow spaces with a high density.
    • 本发明涉及半导体器件和形成半导体器件的接触插塞的方法。 根据该方法,在形成有接合区域的半导体基板上形成第一电介质层。 在第一电介质层上形成硬掩模。 对应于接合区域的硬掩模和第一介电层被蚀刻以形成沟槽。 间隙形成在沟槽的侧壁上。 使用使用间隔物和硬掩模的蚀刻工艺在第一介电层中形成接触孔,使得接合区域露出。 接触孔用导电材料间隙填充,从而形成接触塞。 因此,可以容易地在高密度的狭窄空间形成的接触塞上形成位线。