会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 10. 发明授权
    • Post-silicon phase offset control of phase locked loop input receiver
    • 锁相环输入接收器的硅后相位偏移控制
    • US06784752B2
    • 2004-08-31
    • US10131288
    • 2002-04-24
    • Claude GauthierBrian AmickPradeep TrivediDean Liu
    • Claude GauthierBrian AmickPradeep TrivediDean Liu
    • H03B500
    • G06F1/10H03L7/081H03L7/18
    • A phase locked loop that includes a receiver that is adjustable to substantially match delay of a system clock and a feedback clock at an input of the phase locked loop is provided. The receiver employs system clock path circuitry to input the system clock and feedback clock path circuitry to input the feedback clock, where current flow and load resistances associated with the system clock path circuitry and current flow and load resistances associated with the feedback clock path circuitry are responsive to one or more bias signals that are adjustable using one or more adjustment circuits that are operatively connected to the receiver. The control of the one or more bias signals via the one or more adjustment circuits facilitates the generation of substantially delay matched system and feedback clocks.
    • 提供了一种锁相环,其包括可调整以基本上匹配系统时钟的延迟的接收器和在锁相环的输入处的反馈时钟。 接收机采用系统时钟路径电路来输入系统时钟和反馈时钟路径电路以输入反馈时钟,其中与系统时钟路径电路相关联的电流和负载电阻以及与反馈时钟路径电路相关联的电流和负载电阻是 响应于使用可操作地连接到接收器的一个或多个调节电路可调整的一个或多个偏置信号。 通过一个或多个调整电路对一个或多个偏置信号的控制有助于产生基本上延迟匹配的系统和反馈时钟。