会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Apparatus and method for recycling and reusing charge in an electronic circuit
    • 在电子电路中循环再利用电荷的装置和方法
    • US08148953B2
    • 2012-04-03
    • US11946550
    • 2007-11-28
    • Choongyeun ChoDaeik KimJonghae KimMoon Ju KimJames Randal Moulic
    • Choongyeun ChoDaeik KimJonghae KimMoon Ju KimJames Randal Moulic
    • H02J7/00
    • H02J7/345
    • An apparatus and method for recycling and reusing charge in an electronic circuit. The apparatus includes at least one capacitor coupled to a circuit block in the electronic circuit, the capacitor being configured to collect current charge consumed by the circuit block when set to a charge collection mode, and a voltage level comparator configured to detect a fully charged state when the capacitor is fully charged. Further, the apparatus includes a first electrical switch configured to allow, once the fully charged state is detected, the capacitor to switch to a discharge mode for discharging the current charge collected back into the power supply for reuse by the electrical system and a second switch configured to allow, after the capacitor has fully discharged the current charge collected, the capacitor to switch back to the charge collection mode, such that, the current charge is recycled and reused by the electrical system.
    • 一种用于在电子电路中再循环和再利用电荷的装置和方法。 该装置包括耦合到电子电路中的电路块的至少一个电容器,电容器被配置为当设置为电荷收集模式时收集由电路块消耗的当前电荷;以及电压电平比较器,被配置为检测完全充电状态 当电容器充满电时。 此外,该装置包括第一电开关,其被配置为允许一旦检测到完全充电状态,电容器切换到放电模式,用于将收集的当前电荷放回电源供电系统和第二开关 配置为允许在电容器已经完全放电所收集的当前电荷之后,电容器切换回电荷收集模式,使得当前电荷被电气系统再循环和再利用。
    • 2. 发明授权
    • Apparatus, method and program product for adaptive real-time power and perfomance optimization of multi-core processors
    • 多核处理器的自适应实时功耗和性能优化的装置,方法和程序产品
    • US08578193B2
    • 2013-11-05
    • US11946522
    • 2007-11-28
    • Daeik KimJonghae KimMoon Ju KimJames Randal Moulic
    • Daeik KimJonghae KimMoon Ju KimJames Randal Moulic
    • G06F1/00G06F1/26G06F1/32
    • G06F1/324G06F1/32
    • An apparatus, method and program product for optimizing core performance and power in of a multi-core processor. The apparatus includes a multi-core processor coupled to a clock source providing a clock frequency to one or more cores, an independent power supply coupled to each core for providing a supply voltage to each core and a Phase-Locked Loop (PLL) circuit coupled to each core for dynamically adjusting the clock frequency provided to each core. The apparatus further includes a controller coupled to each core and being configured to collect performance data and power consumption data measured for each core and to adjust, using the PLL circuit, a supply voltage provided to a core, such that, the operational core frequency of the core is greater than a specification core frequency preset for the core and, such that, core performance and power consumption is optimized.
    • 一种用于优化多核处理器的核心性能和功耗的设备,方法和程序产品。 该装置包括耦合到时钟源的多核处理器,其为一个或多个核心提供时钟频率,耦合到每个核心的独立电源,用于向每个核心提供电源电压,以及耦合到锁相环 到每个核心,用于动态调整提供给每个核心的时钟频率。 该装置还包括耦合到每个核心并被配置为收集针对每个核心测量的性能数据和功耗数据的控制器,并且使用PLL电路来调整提供给核心的电源电压,使得所述操作核心频率 核心大于为核心预设的规格核心频率,从而优化核心性能和功耗。
    • 3. 发明授权
    • Apparatus and method for micro performance tuning of a clocked digital system
    • 用于时钟数字系统微调性能的装置和方法
    • US08037340B2
    • 2011-10-11
    • US11946466
    • 2007-11-28
    • Daeik KimJonghae KimMoon Ju KimJames Randal Moulic
    • Daeik KimJonghae KimMoon Ju KimJames Randal Moulic
    • G06F1/04
    • G06F1/08
    • An apparatus and method for micro-tuning an effective clock frequency of a core in a microprocessor. The apparatus includes a microprocessor having at least one core with logic configured to transition between states, a clock signal coupled to the microprocessor, the clock signal having a predetermined clock frequency based on a worst-case clock frequency and a predetermined clock period. The apparatus further including at least one voltage drop sensor coupled to the core, the sensor being configured to generate an output signal for detecting a voltage drop in the core and to determine whether or not the output signal is detected within the clock period and, if the output signal is not detected, the sensor dynamically adjusts the clock period of the clock signal provided to the core to allow more time to complete state transitions, such that, dynamically adjusting the clock period effectively changes an effective core clock frequency.
    • 一种用于微调微处理器中的核心的有效时钟频率的装置和方法。 该装置包括具有至少一个具有逻辑的核心的微处理器,其配置成在状态之间转换,耦合到微处理器的时钟信号,时钟信号具有基于最坏情况时钟频率和预定时钟周期的预定时钟频率。 所述装置还包括耦合到所述芯的至少一个电压降传感器,所述传感器被配置为产生用于检测所述磁芯中的电压降的输出信号,并且确定在所述时钟周期内是否检测到所述输出信号,以及如果 输出信号未检测到,传感器动态地调整提供给核心的时钟信号的时钟周期,以允许更多的时间完成状态转换,使得动态调整时钟周期有效地改变有效的核心时钟频率。
    • 5. 发明授权
    • Transitioning digital integrated circuit from standby mode to active mode via backgate charge transfer
    • 通过背栅电荷转移将数字集成电路从待机模式转换到主动模式
    • US07791403B2
    • 2010-09-07
    • US12206124
    • 2008-09-08
    • Choongyeun ChoDaeik KimJonghae KimMoon Ju Kim
    • Choongyeun ChoDaeik KimJonghae KimMoon Ju Kim
    • G05F1/10G05F3/02
    • H03K19/0016Y10T29/49002
    • Circuits and methods are provided for facilitating transitioning of a digital circuit from backgate biased standby mode to active mode. The digital circuit includes a semiconductor substrate, multiple n-channel transistors disposed at least partially in one or more p-type wells in the semiconductor substrate, multiple p-channel transistors disposed at least partially in one or more n-type wells in the semiconductor substrate, and a backgate control circuit. The backgate control circuit is electrically coupled to the p-type well(s) and to the n-type well(s) to facilitate transitioning of the multiple n-channel transistors and the multiple p-channel transistors from backgate biased standby mode to active mode by automatically shunting charge from the n-type well(s) to the p-type well(s) until a well voltage threshold is reached indicative of a completed transition of the transistors from backgate biased standby mode to active mode.
    • 提供了电路和方法,以便于将数字电路从背栅极偏置待机模式转换到主动模式。 数字电路包括半导体衬底,至少部分地设置在半导体衬底中的一个或多个p型阱中的多个n沟道晶体管,至少部分地设置在半导体中的一个或多个n型阱中的多个p沟道晶体管 基板和背栅控制电路。 背栅控制电路电耦合到p型阱和n型阱,以便于将多个n沟道晶体管和多个p沟道晶体管从背栅极偏置待机模式转换到有源 模式,通过自动将电荷从n型阱转移到p型阱,直到达到阱电压阈值,表明晶体管从背栅极偏置待机模式到活动模式的完成转变。
    • 6. 发明授权
    • Transitioning digital integrated circuit from standby mode to active mode via backgate charge transfer
    • 通过背栅电荷转移将数字集成电路从待机模式转换到主动模式
    • US07902880B2
    • 2011-03-08
    • US12844339
    • 2010-07-27
    • Choongyeun ChoDaeik KimJonghae KimMoon Ju Kim
    • Choongyeun ChoDaeik KimJonghae KimMoon Ju Kim
    • H01L25/00H03K19/00
    • H03K19/0016Y10T29/49002
    • Circuits and methods are provided for facilitating transitioning of a digital circuit from backgate biased standby mode to active mode. The digital circuit includes a semiconductor substrate, multiple n-channel transistors disposed at least partially in one or more p-type wells in the semiconductor substrate, multiple p-channel transistors disposed at least partially in one or more n-type wells in the semiconductor substrate, and a backgate control circuit. The backgate control circuit is electrically coupled to the p-type well(s) and to the n-type well(s) to facilitate transitioning of the multiple n-channel transistors and the multiple p-channel transistors from backgate biased standby mode to active mode by automatically shunting charge from the n-type well(s) to the p-type well(s) until a well voltage threshold is reached indicative of a completed transition of the transistors from backgate biased standby mode to active mode.
    • 提供了电路和方法,以便于将数字电路从背栅极偏置待机模式转换到主动模式。 数字电路包括半导体衬底,至少部分地设置在半导体衬底中的一个或多个p型阱中的多个n沟道晶体管,至少部分地设置在半导体中的一个或多个n型阱中的多个p沟道晶体管 基板和背栅控制电路。 背栅控制电路电耦合到p型阱和n型阱,以便于将多个n沟道晶体管和多个p沟道晶体管从背栅极偏置待机模式转换到有源 模式,通过自动将电荷从n型阱转移到p型阱,直到达到阱电压阈值,表明晶体管从背栅极偏置待机模式到活动模式的完成转变。
    • 7. 发明授权
    • Circuit structures and methods with BEOL layers configured to block electromagnetic edge interference
    • BEOL层的电路结构和方法被配置为阻止电磁边缘干扰
    • US08138563B2
    • 2012-03-20
    • US12188243
    • 2008-08-08
    • Choongyeun ChoDaeik KimJonghae KimMoon Ju KimJames R. Moulic
    • Choongyeun ChoDaeik KimJonghae KimMoon Ju KimJames R. Moulic
    • H01L29/82
    • H01L23/5225H01L23/552H01L2924/0002H01L2924/00
    • Back-end-of-line (BEOL) circuit structures and methods are provided for blocking externally-originating or internally-originating electromagnetic edge interference. One such BEOL circuit structure includes a semiconductor substrate supporting one or more integrated circuits, and multiple BEOL layers disposed over the semiconductor substrate. The multiple BEOL layers extend to an edge of the circuit structure and include at least one vertically-extending conductive pattern disposed adjacent to the edge of the circuit structure. The vertically-extending conductive pattern is defined, at least partially, by a plurality of elements disposed in the multiple BEOL layers. The plurality of elements are uniformly arrayed at the edge of the circuit structure in a first direction or a second direction throughout at least a portion thereof. The plurality of elements are sized and positioned in the first direction or the second direction to block electromagnetic interference of a particular wavelength from passing therethrough.
    • 提供了后端行(BEOL)电路结构和方法来阻止外部来源或内部产生的电磁边缘干扰。 一个这样的BEOL电路结构包括支撑一个或多个集成电路的半导体衬底和设置在半导体衬底上的多个BEOL层。 多个BEOL层延伸到电路结构的边缘并且包括邻近电路结构的边缘布置的至少一个垂直延伸的导电图案。 至少部分地由设置在多个BEOL层中的多个元件限定垂直延伸的导电图案。 多个元件在电路结构的边缘沿其第一方向或第二方向均匀地排列在其至少一部分上。 多个元件的大小和尺寸设置在第一方向或第二方向上,以阻止特定波长的电磁干扰通过。
    • 10. 发明授权
    • Circuit structures and methods with BEOL layer(s) configured to block electromagnetic interference
    • BEOL层的电路结构和方法被配置为阻止电磁干扰
    • US07821110B2
    • 2010-10-26
    • US11747342
    • 2007-05-11
    • Dae Ik KimJonghae KimMoon Ju KimChoongyeun Cho
    • Dae Ik KimJonghae KimMoon Ju KimChoongyeun Cho
    • H01L23/552
    • H01L23/552H01L2924/0002H01L2924/00
    • Back end of line (BEOL) circuit structures and methods are provided for blocking externally-originating or internally-originating electromagnetic interference. One such BEOL circuit structure includes one or more semiconductor substrates supporting one or more integrated circuits, and one or more BEOL layers disposed over the semiconductor substrate(s). At least one BEOL layer includes a conductive pattern defined at least partially by a plurality of elements arrayed in a first direction and a second direction throughout at least a portion thereof. The plurality of elements are sized and positioned in at least one of the first and second directions to block electromagnetic interference of a particular wavelength from passing therethrough. In one implementation, a first conductive pattern of a first BEOL layer polarizes electromagnetic interference, and a second conductive pattern of a second BEOL layer blocks the polarized electromagnetic interference.
    • 提供后端(BEOL)电路结构和方法来阻止外部来源或内部产生的电磁干扰。 一种这样的BEOL电路结构包括支撑一个或多个集成电路的一个或多个半导体衬底以及设置在半导体衬底之上的一个或多个BEOL层。 至少一个BEOL层包括至少部分地由在第一方向和第二方向排列的多个元件至少部分地限定的导电图案。 多个元件的大小和位置在第一和第二方向中的至少一个方向上,以阻止特定波长的电磁干扰通过。 在一个实施方案中,第一BEOL层的第一导电图案使电磁干扰偏振,并且第二BEOL层的第二导电图案阻挡极化的电磁干扰。