会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • Common circuitry supporting both bit node and check node processing in LDPC (Low Density Parity Check) decoder
    • 支持LDPC(低密度奇偶校验)解码器中的位节点和校验节点处理的公共电路
    • US20050268206A1
    • 2005-12-01
    • US11171568
    • 2005-06-30
    • Hau Thien TranKelly CameronBa-Zhong Shen
    • Hau Thien TranKelly CameronBa-Zhong Shen
    • G06K5/04G11B5/00G11B20/20H03M13/00H03M13/11H04L27/18H04L27/34
    • H04L27/34H03M13/1117H03M13/112H03M13/1137H03M13/1165H03M13/658H04L27/18
    • Common circuitry supporting both bit node and check node processing in LDPC (Low Density Parity Check) decoder. A novel approach is presented by which a decoder may use the same circuitry to perform updating of edge messages with respect to bit nodes as well as updating of edge messages with respect to check nodes in the context of decoding LDPC coded signals. In addition, several very efficient architectures are presented to performing check node processing that involves the updating of edge messages with respect to check nodes. One embodiment performs check node processing using min** (min-double-star) processing in conjunction with min**− (min-double-star-minus) processing. Another embodiment performs check node processing using min†† (min-double-dagger) processing in conjunction with min†− (min-dagger-minus) processing. In addition, a single FIFO may be implemented to service a number of macro blocks in a parallel decoding implementation.
    • 支持LDPC(低密度奇偶校验)解码器中的位节点和校验节点处理的公共电路。 提出了一种新颖的方法,其中解码器可以使用相同的电路来执行相对于位节点的边缘消息的更新,以及在解码LDPC编码信号的上下文中关于校验节点的边缘消息的更新。 此外,提出了几个非常有效的架构来执行涉及到关于校验节点的边缘消息的更新的校验节点处理。 一个实施例使用min **(min-double-star)处理结合min ** - (min-double-star-minus)处理来执行校验节点处理。 另一个实施例使用min††(最小双匕首)处理结合最小† - (最小匕首 - 减号)处理来执行校验节点处理。 此外,可以实现单个FIFO以在并行解码实现中服务多个宏块。
    • 3. 发明申请
    • Message passing memory and barrel shifter arrangement in LDPC (Low Density Parity Check) decoder supporting multiple LDPC codes
    • 消息传递存储器和桶形移位器布置在支持多个LDPC码的LDPC(低密度奇偶校验)解码器中
    • US20060085720A1
    • 2006-04-20
    • US11171569
    • 2005-06-30
    • Hau Thien TranKelly CameronBa-Zhong Shen
    • Hau Thien TranKelly CameronBa-Zhong Shen
    • H03M13/00
    • H03M13/658H03M13/1117H03M13/112H03M13/1137H03M13/1165
    • Message passing memory and barrel shifter arrangement in LDPC (Low Density Parity Check) decoder supporting multiple LDPC codes. A novel approach is presented by which a barrel shifter may be implemented in conjunction with a single message passing memory within an LDPC decoder. This arrangement also allows for a single bit/check processor to be employed that is operable to perform updating of edge messages with respect to check nodes as well as updating of edge messages with respect to bit nodes. There are a variety of embodiments by which the barrel shifter and the message passing memory may be implemented. By using this approach, a common architecture and design may operate to decode various types of LDPC coded signals including those whose code rate and/or modulation (including constellation shape and mapping) may vary as frequently as on a frame by frame basis or even on a block by block basis.
    • 消息传递存储器和桶形移位器布置在支持多个LDPC码的LDPC(低密度奇偶校验)解码器中。 提出了一种新颖的方法,通过该方法可以结合在LDPC解码器内传递存储器的单个消息来实现桶形移位器。 这种布置还允许采用单个位/检查处理器,该处理器可操作以相对于检查节点执行边缘消息的更新,以及相对于比特节点更新边缘消息。 可以实现桶形移位器和消息传递存储器的各种实施例。 通过使用这种方法,通常的架构和设计可以操作来解码各种类型的LDPC编码信号,包括其码率和/或调制(包括星座形状和映射)可能随着逐帧的变化而变化,或者甚至在 逐块的基础。
    • 4. 发明授权
    • Rate control adaptable communications
    • 速率控制适应通信
    • US08898547B2
    • 2014-11-25
    • US12463386
    • 2009-05-09
    • Kelly Brian CameronBa-Zhong ShenHau Thien Tran
    • Kelly Brian CameronBa-Zhong ShenHau Thien Tran
    • H03M13/00H03M13/39H03M13/29H03M13/25
    • H03M13/3905H03M13/256H03M13/258H03M13/2957H03M13/3988H03M13/6362H03M13/6516
    • Rate control adaptable communications. A common trellis is employed at both ends of a communication system (in an encoder and decoder) to code and decode data at different rates. The encoding employs a single encoder whose output bits may be selectively punctured to support multiple modulations (constellations and mappings) according to a rate control sequence. A single decoder is operable to decode each of the various rates at which the data is encoded by the encoder. The rate control sequence may include a number of rate controls arranged in a period that is repeated during encoding and decoding. Either one or both of the encoder and decoder may adaptively select a new rate control sequence based on a variety of operational parameters including operating conditions of the communication system, a change in signal to noise ratio (SNR), etc.
    • 速率控制适应通信。 在通信系统(编码器和解码器)的两端采用通用网格,以不同速率对数据进行编码和解码。 编码采用单个编码器,其输出位可以被选择性地打孔以支持根据速率控制序列的多个调制(星座和映射)。 单个解码器可操作以解码编码器对数据进行编码的各种速率中的每一个。 速率控制序列可以包括在编码和解码期间重复的周期中布置的速率控制的数量。 编码器和解码器中的一个或两者可以基于包括通信系统的操作条件,信噪比(SNR)等的变化的各种操作参数自适应地选择新的速率控制序列。
    • 10. 发明申请
    • FIXED-SPACING PARITY INSERTION FOR FEC (FORWARD ERROR CORRECTION) CODEWORDS
    • 用于FEC(前向纠错)编码的固定间隔奇偶校验插入
    • US20090193312A1
    • 2009-07-30
    • US12021911
    • 2008-01-29
    • Tak K. LeeBa-Zhong ShenHau Thien TranKelly Brian Cameron
    • Tak K. LeeBa-Zhong ShenHau Thien TranKelly Brian Cameron
    • H04L1/18
    • H04L1/0043H04L1/0057H04L1/009
    • Fixed-spacing parity insertion for FEC (Forward Error Correction) codewords. Fixed spacing is employed to intersperse parity bits among information bits when generating a codeword. According to this fixed spacing, a same number of information bits is placed between each of the parity bits within the codeword. If desired, the order of the parity bits may be changed before they are placed into the codeword. Moreover, the order of the information bits may also be modified before they are placed into the codeword. The FEC encoding employed to generate the parity bits from the information bits can be any of a variety of codes include Reed-Solomon (RS) code, LDPC (Low Density Parity Check) code, turbo code, turbo trellis coded modulation (TTCM), or some other code providing FEC capabilities.
    • 用于FEC(前向纠错)码字的固定间隔奇偶校验插入。 当产生码字时,使用固定间隔来分散信息比特之间的奇偶比特。 根据该固定间隔,在码字中的每个奇偶校验位之间放置相同数量的信息比特。 如果需要,奇偶校验位的顺序可以在它们被置入码字之前改变。 此外,信息比特的顺序也可以在它们被置入码字之前被修改。 用于从信息比特生成奇偶校验位的FEC编码可以是各种代码中的任何一种,包括里德 - 所罗门(RS)码,LDPC(低密度奇偶校验)码,turbo码,turbo格状编码调制(TTCM) 或提供FEC能力的一些其他代码。