会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Wireless communication apparatus and method
    • 无线通信装置及方法
    • US09088941B2
    • 2015-07-21
    • US13938248
    • 2013-07-10
    • Arvind GargSomvir DahiyaSachin JainArvind KaushikArindam Sinha
    • Arvind GargSomvir DahiyaSachin JainArvind KaushikArindam Sinha
    • H04W56/00H04L12/863
    • H04W56/001H04L47/622
    • A transmission node for use in a wireless communication network includes a first CPRI unit for transmitting auxiliary data to a second CPRI unit in the transmission node. A memory unit stores control word data of the auxiliary data. A memory write block is connected between the first CPRI unit and the memory unit for writing the control word data to the memory unit based on a first set of frame timing signals received from the first CPRI unit. A memory read and merge block is connected to the memory unit for reading the control word data stored in the memory unit based on a second set of frame timing signals, merging the control word data with IQ data, and transmitting the merged auxiliary data to the second CPRI unit.
    • 用于无线通信网络的传输节点包括用于将辅助数据发送到传输节点中的第二CPRI单元的第一CPRI单元。 存储单元存储辅助数据的控制字数据。 存储器写入块连接在第一CPRI单元和存储器单元之间,用于基于从第一CPRI单元接收的第一组帧定时信号将控制字数据写入存储器单元。 存储器读和合并块连接到存储器单元,用于基于第二组帧定时信号读取存储在存储器单元中的控制字数据,将控制字数据与IQ数据合并,并将合并的辅助数据发送到 第二个CPRI单位。
    • 7. 发明申请
    • INTERRUPT HANDLING SYSTEM FOR CELLULAR COMMUNICATION NETWORK
    • 用于蜂窝通信网络的中断处理系统
    • US20160205583A1
    • 2016-07-14
    • US14591926
    • 2015-01-08
    • Somvir DahiyaRajan KapoorArvind Kaushik
    • Somvir DahiyaRajan KapoorArvind Kaushik
    • H04W28/02H04J3/06
    • H04W28/0205G06F13/24H04B1/16H04J3/0685H04L25/03H04L49/90H04L49/9084H04W28/0278H04W88/085
    • A system for merging first and second interrupts includes first and second queue modules, first and second status modules, and first and second merger modules. The first and second queue modules receive first and second en-queue signals corresponding to the first and second interrupts, first and second de-queue signals, and generate first and second status signals. The first and second status modules receive first and second status signals, and first and second output signals, and generate first and second merge signals. The first and second merger modules receive the first and second merge signals, and generate the first and second output signals. One of the first and second output signals is indicative of the first and second en-queue signals, thereby merging the first and second interrupts into at least one of the first and second output signals.
    • 用于合并第一和第二中断的系统包括第一和第二队列模块,第一和第二状态模块以及第一和第二合并模块。 第一和第二队列模块接收对应于第一和第二中断的第一和第二队列信号,第一和第二解除队列信号,并且产生第一和第二状态信号。 第一和第二状态模块接收第一和第二状态信号以及第一和第二输出信号,并且产生第一和第二合并信号。 第一和第二合并模块接收第一和第二合并信号,并产生第一和第二输出信号。 第一和第二输出信号中的一个指示第一和第二排队信号,从而将第一和第二中断合并成第一和第二输出信号中的至少一个。
    • 9. 发明授权
    • Timing synchronization circuit for wireless communication apparatus
    • 无线通信装置的定时同步电路
    • US09465404B2
    • 2016-10-11
    • US14452535
    • 2014-08-06
    • Inayat AliArvind KaushikSachin PrakashArindam Sinha
    • Inayat AliArvind KaushikSachin PrakashArindam Sinha
    • G06F1/04G06F1/08G06F1/10H03L7/00H04B15/00H03J7/00
    • G06F1/08G06F1/10H03J7/00H03L7/00H04B15/00
    • A transmission node includes a digital front-end device that provides functional clocks for JESD204B based data transmission. The front-end device includes a PLL for generating a phase locked clock based on a device clock of the front-end device, a clock dividing unit for generating the functional clocks by dividing the phase locked clock, a clock gating unit connected between the PLL and the clock dividing unit, and a system reference signal sampling unit for timing radio frame boundaries. The clock gating unit gates the phase locked clock to align the functional clocks with the device clock within a predetermined number of cycles of the phase locked clock, upon locking of the PLL or receipt of a system resynchronization request. The system reference signal sampling unit samples the system reference signal with zero-cycle latency between device clock and phase locked clock.
    • 传输节点包括提供用于基于JESD204B的数据传输的功能时钟的数字前端设备。 前端装置包括用于基于前端装置的装置时钟产生锁相时钟的PLL,用于通过分相锁相时钟产生功能时钟的时钟分割部,连接在PLL之间的时钟门控装置 和时钟分割单元,以及用于定时无线帧边界的系统参考信号采样单元。 时钟门控单元门锁相锁定时钟,以便在锁定PLL或接收系统重新同步请求时,将功能时钟与相位锁定时钟的预定数量周期内的器件时钟对准。 系统参考信号采样单元在设备时钟和锁相时钟之间以零周期等待时间采样系统参考信号。
    • 10. 发明申请
    • TIMING SYNCHRONIZATION CIRCUIT FOR WIRELESS COMMUNICATION APPARATUS
    • 用于无线通信设备的同步同步电路
    • US20160041579A1
    • 2016-02-11
    • US14452535
    • 2014-08-06
    • Inayat AliArvind KaushikSachin PrakashArindam Sinha
    • Inayat AliArvind KaushikSachin PrakashArindam Sinha
    • G06F1/12G06F1/08
    • G06F1/08G06F1/10H03J7/00H03L7/00H04B15/00
    • A transmission node includes a digital front-end device that provides functional clocks for JESD204B based data transmission. The front-end device includes a PLL for generating a phase locked clock based on a device clock of the front-end device, a clock dividing unit for generating the functional clocks by dividing the phase locked clock, a clock gating unit connected between the PLL and the clock dividing unit, and a system reference signal sampling unit for timing radio frame boundaries. The clock gating unit gates the phase locked clock to align the functional clocks with the device clock within a predetermined number of cycles of the phase locked clock, upon locking of the PLL or receipt of a system resynchronization request. The system reference signal sampling unit samples the system reference signal with zero-cycle latency between device clock and phase locked clock.
    • 传输节点包括提供用于基于JESD204B的数据传输的功能时钟的数字前端设备。 前端装置包括用于基于前端装置的装置时钟产生锁相时钟的PLL,用于通过分相锁相时钟产生功能时钟的时钟分割部,连接在PLL之间的时钟门控装置 和时钟分割单元,以及用于定时无线帧边界的系统参考信号采样单元。 时钟门控单元门锁相锁定时钟,以便在锁定PLL或接收系统重新同步请求时,将功能时钟与相位锁定时钟的预定数量周期内的器件时钟对准。 系统参考信号采样单元在设备时钟和锁相时钟之间以零周期等待时间采样系统参考信号。