会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Quad pumped bus architecture and protocol
    • 四泵浦总线架构和协议
    • US06807592B2
    • 2004-10-19
    • US09925691
    • 2001-08-10
    • Gurbir SinghRobert J. GreinerStephen S. PawlowskiDavid L. HillDonald D. Parker
    • Gurbir SinghRobert J. GreinerStephen S. PawlowskiDavid L. HillDonald D. Parker
    • G06F1300
    • G06F13/4217
    • A bidirectional multidrop processor bus is connected to a plurality of bus agents. Bus throughput can be increased by operating the bus in a multi pumped signaling mode in which multiple information elements are driven onto a bus by a driving agent at a rate that is a multiple of the frequency of the bus clock. The driving agent also activates a strobe to identify sampling points for the information elements. Information elements for a request can be driven, for example, using a double pumped signaling mode in which two information elements are driven during one bus clock cycle. Data elements for a data line transfer can be driven, for example, using a quad pumped signaling mode in which four data elements are driven during one bus clock cycle. Multiple strobe signals can be temporarily activated in an offset or staggered arrangement to reduce the frequency of the strobe signals. Sampling symmetry can be improved by using only one type of edge (e.g., either the rising edges or the falling edges) of the strobe signals to identify the sampling points.
    • 双向多点处理器总线连接到多个总线代理。 可以通过以多抽头信令模式操作总线来增加总线吞吐量,其中多个信息元素以驱动代理以总线时钟频率的倍数的速率被驱动到总线上。 驱动代理还激活选通以识别信息元素的采样点。 可以例如使用双泵浦信号模式来驱动请求的信息元素,其中在一个总线时钟周期期间驱动两个信息元素。 数据线传输的数据元素例如可以使用四泵浦信号模式来驱动,其中四个数据元件在一个总线时钟周期内被驱动。 可以以偏移或交错布置临时地激活多个选通信号,以减少选通信号的频率。 可以通过仅使用选通信号的一种类型的边缘(例如,上升沿或下降沿)来提高采样对称性,以识别采样点。
    • 6. 发明授权
    • Mechanisms for converting interrupt request signals on address and data lines to interrupt message signals
    • 将地址和数据线上的中断请求信号转换为中断消息信号的机制
    • US06401153B2
    • 2002-06-04
    • US09329001
    • 1999-06-08
    • Stephen S. Pawlowski
    • Stephen S. Pawlowski
    • G06F946
    • G06F13/24
    • In one embodiment of the invention, an apparatus includes address and data ports to receive an interrupt request signal in the form of address signals and data signals. The apparatus also includes decode logic to receive at least some of the address signals and data signals and provide a decoded signal at one of several decode output lines of the decode logic. A redirection table includes a send pending bit that is set responsive to the decode signal. In another embodiment, an apparatus includes dedicated interrupt ports to receive an interrupt request signal. The apparatus also includes address and data ports capable of receiving an interrupt request signal in the form of address signals and data signals, and decode logic to provide a decode signal at one of several decode output lines in response to reception of the interrupt request signal in the form of address signals and data signals. A redirection table includes a send pending bit to be set in response to either the interrupt request signal at the dedicated interrupt ports or in response to the decode signal.
    • 在本发明的一个实施例中,一种装置包括用于接收地址信号和数据信号形式的中断请求信号的地址和数据端口。 该装置还包括用于接收地址信号和数据信号中的至少一些的解码逻辑,并且在解码逻辑的多个解码输出行之一提供解码信号。 重定向表包括响应于解码信号设置的发送挂起位。 在另一个实施例中,装置包括用于接收中断请求信号的专用中断端口。 该装置还包括能够以地址信号和数据信号的形式接收中断请求信号的地址和数据端口,以及解码逻辑,以便响应于接收到中断请求信号的接收而在多条解码输出线之一提供解码信号 地址信号和数据信号的形式。 重定向表包括响应于专用中断端口处的中断请求信号或响应于解码信号而被设置的发送挂起位。