会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Methods and apparatus for programmable decoding of a plurality of code types
    • 用于多种代码类型的可编程解码的方法和装置
    • US08035537B2
    • 2011-10-11
    • US12138920
    • 2008-06-13
    • Alexander AndreevSergey GribokOleg IzyuminRanko ScepanovicIgor VikhliantsevVojislav Vukovic
    • Alexander AndreevSergey GribokOleg IzyuminRanko ScepanovicIgor VikhliantsevVojislav Vukovic
    • H03M7/00
    • H03M13/296H03M13/2725H03M13/6508H03M13/6513H03M13/6519H03M13/6525H03M13/6544H03M13/6569
    • Methods and apparatus are provided for programmable decoding of a plurality of code types. A method is provided for decoding data encoded using one of a plurality of code types, where each of the code types correspond to a communication standard. The code type associated with the data is identified and the data is allocated to a plurality of programmable parallel decoders. The programmable parallel decoders can be reconfigured to decode data encoded using each of the plurality of code types. A method is also provided for interleaving data among M parallel decoders using a communications network. An interleaver table is employed, wherein each entry in the interleaver table identifies one of the M parallel decoders as a target decoder and a target address of a communications network for interleaved data. Data is interleaved by writing the data to the target address of the communications network. The communications network can comprise, for example, a cross-bar switch and/or one or more first-in-first-out buffers.
    • 提供了用于多种代码类型的可编程解码的方法和装置。 提供了一种用于解码使用多种代码类型之一编码的数据的方法,其中每种代码类型对应于通信标准。 识别与数据相关联的代码类型,并将数据分配给多个可编程并行解码器。 可重新配置可编程并行解码器以对使用多种代码类型中的每一种编码的数据进行解码。 还提供了一种用于使用通信网络在M个并行解码器之间交织数据的方法。 使用交织器表,其中交织器表中的每个条目将M个并行解码器中的一个识别为目标解码器,并将交织数据的通信网络的目标地址标识。 通过将数据写入到通信网络的目标地址来交织数据。 通信网络可以包括例如交叉开关和/或一个或多个先入先出缓冲器。
    • 6. 发明申请
    • RRAM memory error emulation
    • RRAM内存错误仿真
    • US20070094534A1
    • 2007-04-26
    • US11257470
    • 2005-10-24
    • Alexander AndreevVojislav VukovicSergey Gribok
    • Alexander AndreevVojislav VukovicSergey Gribok
    • G06F11/00
    • G06F11/261
    • A method for verifying the functionality of a repair system of configurable memory that functions to replace memory that fails predetermined tests with unused memory that passes the tests. The method includes the steps of providing a matrix comprising a plurality of reconfigurable memory blocks, providing an emulation system, generating a substitute memory block for each of the reconfigurable memory blocks utilizing the emulation system computing platform, providing a memory design that incorporates the substitute memory blocks, generating files for mapping errors into the reconfigurable memory blocks and providing a control file associated with the emulation system, and operating the emulation system to emulate the memory design.
    • 一种用于验证可配置存储器的修复系统的功能的方法,其用于替换通过测试的未使用存储器进行预定测试的存储器。 该方法包括以下步骤:提供包括多个可重构存储器块的矩阵,提供仿真系统,利用仿真系统计算平台为每个可重构存储器块生成替代存储器块,提供将替代存储器 生成用于将错误映射到可重构存储器块中的文件,并提供与仿真系统相关联的控制文件,以及操作仿真系统以模拟存储器设计。
    • 10. 发明授权
    • Built in self test transport controller architecture
    • 内置自检传输控制器架构
    • US07546505B2
    • 2009-06-09
    • US11557513
    • 2006-11-08
    • Sergey GribokAlexander AndreevIvan Pavisic
    • Sergey GribokAlexander AndreevIvan Pavisic
    • G01R31/28G11C29/00
    • G11C29/16G11C29/34G11C2029/0401G11C2029/1204G11C2029/2602
    • A built in self test circuit in a memory matrix. Memory cells within the matrix are disposed into columns. The circuit has only one memory test controller, adapted to initiate commands and receive results. Transport controllers are paired with the columns of memory cells. The controllers receive commands from the memory test controller, test memory cells within the column, receive test results, and provide the results to the memory test controller. The transport controllers operate in three modes. A production testing mode tests the memory cells in different columns, accumulating the results for a given column with the controller associated with the column. A production testing mode retrieves the results from the controllers. A diagnostic testing mode tests memory cells within one column, while retrieving results for the column.
    • 内存自检电路在内存矩阵中。 矩阵内的存储单元被排列成列。 该电路只有一个内存测试控制器,适用于启动命令并接收结果。 传输控制器与存储单元的列配对。 控制器从存储器测试控制器接收命令,测试列内的测试存储单元,接收测试结果,并将结果提供给存储器测试控制器。 运输控制器以三种模式运行。 生产测试模式测试不同列中的存储单元,使用与列相关联的控制器累积给定列的结果。 生产测试模式从控制器检索结果。 诊断测试模式测试一列内的存储单元,同时检索列的结果。