会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • High efficiency harmonic voltage controlled oscillator (VCO)
    • 高效谐波压控振荡器(VCO)
    • US08896387B1
    • 2014-11-25
    • US13330140
    • 2011-12-19
    • Alessandro VencaEnrico SacchiSehat Sutardja
    • Alessandro VencaEnrico SacchiSehat Sutardja
    • H03B5/12
    • H03B5/1221H03B5/1212H03B5/1228H03B2200/0062H03B2200/0064
    • In one embodiment, a voltage controlled oscillator (VCO) is provided. The VCO includes a tank circuit. Also, the VCO includes a first pair of transistors. The drains of the first pair of transistors are coupled to the tank circuit and the gates of the first pair of transistors are cross-coupled with the drains of the first pair of transistors. The first pair of transistors each have a first threshold voltage. The VCO further includes a second pair of transistors. The drains of the second pair of transistors are respectively coupled to the sources of the first pair of transistors and the gates of the second pair of transistors are respectively coupled to the gates of the first pair of transistors, The second pair of transistors each have a second threshold voltage higher than the first threshold voltage.
    • 在一个实施例中,提供压控振荡器(VCO)。 VCO包括一个储能电路。 此外,VCO包括第一对晶体管。 第一对晶体管的漏极耦合到储能电路,第一对晶体管的栅极与第一对晶体管的漏极交叉耦合。 第一对晶体管每个具有第一阈值电压。 VCO还包括第二对晶体管。 第二对晶体管的漏极分别耦合到第一对晶体管的源极,第二对晶体管的栅极分别耦合到第一对晶体管的栅极。第二对晶体管每个具有 第二阈值电压高于第一阈值电压。
    • 2. 发明授权
    • High efficiency harmonic voltage controlled oscillator (VCO)
    • 高效谐波压控振荡器(VCO)
    • US08081039B1
    • 2011-12-20
    • US12793309
    • 2010-06-03
    • Alessandro VencaEnrico SacchiSehat Sutardja
    • Alessandro VencaEnrico SacchiSehat Sutardja
    • H03B5/12
    • H03B5/1221H03B5/1212H03B5/1228H03B2200/0062H03B2200/0064
    • In one embodiment, a voltage controlled oscillator (VCO) is provided. The VCO includes a tank circuit. Also, the VCO includes a first pair of transistors. The drains of the first pair of transistors are coupled to the tank circuit and the gates of the first pair of transistors are cross-coupled with the drains of the first pair of transistors. The first pair of transistors each have a first threshold voltage. The VCO further includes a second pair of transistors. The drains of the second pair of transistors are respectively coupled to the sources of the first pair of transistors and the gates of the second pair of transistors are respectively coupled to the gates of the first pair of transistors, The second pair of transistors each have a second threshold voltage higher than the first threshold voltage.
    • 在一个实施例中,提供压控振荡器(VCO)。 VCO包括一个储能电路。 而且,VCO包括第一对晶体管。 第一对晶体管的漏极耦合到储能电路,第一对晶体管的栅极与第一对晶体管的漏极交叉耦合。 第一对晶体管每个具有第一阈值电压。 VCO还包括第二对晶体管。 第二对晶体管的漏极分别耦合到第一对晶体管的源极,第二对晶体管的栅极分别耦合到第一对晶体管的栅极。第二对晶体管每个具有 第二阈值电压高于第一阈值电压。
    • 3. 发明公开
    • HIGH SPEED RIPPLE ADDER
    • US20240256222A1
    • 2024-08-01
    • US18423214
    • 2024-01-25
    • Sehat Sutardja
    • Sehat Sutardja
    • G06F7/506H03K19/00
    • G06F7/506H03K19/00
    • Apparatus and method to logically process signals representative of multiple-bit numbers include successively delaying applications of the bit-representative signals to logical processing stages from associated input registers by a delay interval between input registers that is substantially equal to the processing delay interval per bit-level of the logical processing stage. In this way, successively more significant bits of each of plural numbers being logically processed are validly available for processing at each bit-level logic stage after a delay. At least one of the bit-representative signals is inverted prior to the input registers or prior to processing by the logical processing stage. The delay is reduced by omitting an inverting function in a carry circuit associated with at least one logical processing stage. Similarly, output registers for latching the logic output of each bit-level logic stage are clocked at successively delayed intervals substantially equal to the processing delay interval.
    • 9. 发明授权
    • Intelligent PHY with security detection for ethernet networks
    • 智能PHY与以太网网络的安全检测
    • US08839405B2
    • 2014-09-16
    • US13571870
    • 2012-08-10
    • Sehat SutardjaTsahi DanielDimitry Melts
    • Sehat SutardjaTsahi DanielDimitry Melts
    • H04L29/06
    • H04L63/02H04L12/2878H04L63/105H04L63/162
    • A physical layer device includes memory, a memory control module, and a physical layer module. The memory control module is configured to control access to the memory. The physical layer module is configured to store packets in the memory via the memory control module. The physical layer module includes an interface configured to receive the packets from a network device via a network and an interface bus. The interface bus includes at least one of a control module and a regular expression module. The at least one of the control module and the regular expression module is configured to inspect the packets to determine a security level of the packets. A network interface is configured to, based on the security level, provide the packets to a device separate from the physical layer device.
    • 物理层设备包括存储器,存储器控制模块和物理层模块。 存储器控制模块被配置为控制对存储器的访问。 物理层模块被配置为经由存储器控制模块将数据包存储在存储器中。 物理层模块包括经由网络和接口总线从网络设备接收分组的接口。 接口总线包括控制模块和正则表达式模块中的至少一个。 控制模块和正则表达模块中的至少一个被配置为检查分组以确定分组的安全级别。 网络接口被配置为基于安全级别将分组提供给与物理层设备分离的设备。