会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • Photodetector circuits
    • 光检测电路
    • US20050253132A1
    • 2005-11-17
    • US10520849
    • 2003-07-03
    • Gillian MarshallDavid RobbinsWeng Leong
    • Gillian MarshallDavid RobbinsWeng Leong
    • H01L27/14H01L27/146H01L29/06H01L31/02H01L31/10H01L31/107H01L31/18
    • H01L31/02027H01L27/14609H01L27/1464H01L27/14643
    • A photodetector circuit incorporates an APD detector structure (10) comprising a p− silicon handle wafer (12) on which a SiO2 insulation layer (14) is deposited in known manner. During manufacture a circular opening (16) is formed through the insulation layer (14) by conventional photolithography and etching, and an annular p+ substrate contact ring (18) is implanted in the handle wafer (12) after opening of the window (16). The APD itself is formed by implantation of a p region (20) and an n+ region (22). After the various implantation steps a metallisation layer is applied, and annular metal contacts are formed by the application of suitable photolithography and etching steps, these contacts comprising an annular contact (26) constituting the negative terminal and connected to the p+ substrate contact ring (18), an annular metal contact (28) constituting the positive terminal and connected to the n+ region (22) of the APD, and source and drain contacts (30) and (32) (not shown in FIG. 1) connected to the source and drain of one or more CMOS MOSFET devices of the associated CMOS readout circuitry fabricated within a Si layer (34) formed on top of the insulation layer (14). Such an arrangement overcomes the problem of combining APDs with CMOS circuits in that APDs operate at relatively high reverse bias (15-30V) and CMOS circuits operate at low voltage (SV), and the arrangement must be such as to prevent the high bias voltage from affecting the operation of adjacent CMOS transistors.
    • 光电检测器电路包括APD检测器结构(10),其包括以已知方式沉积有SiO 2绝缘层(14)的p-硅处理晶片(12)。 在制造期间,通过常规光刻和蚀刻通过绝缘层(14)形成圆形开口(16),并且在打开窗口(16)之后,将环形p +衬底接触环(18)注入到处理晶片(12)中, 。 APD本身通过注入p区(20)和n +区(22)而形成。 在各种植入步骤之后,施加金属化层,并通过施加合适的光刻和蚀刻步骤形成环形金属触点,这些触点包括构成负极端子并连接到p +衬底接触环(18)的环形触点(26) ),构成正极并连接到APD的n +区域(22)的环形金属触点(28)以及源极和漏极触点(30)和(32)(图中未示出) 连接到在形成在绝缘层(14)的顶部上的Si层(34)内制造的相关联的CMOS读出电路的一个或多个CMOS MOSFET器件的源极和漏极。 这样一种布置克服了APD与CMOS电路的组合问题,因为APD在相对高的反向偏压(15-30V)下工作,CMOS电路在低电压(SV)下工作,并且这种布置必须能够防止高偏置电压 影响相邻CMOS晶体管的工作。