会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Programmable, multi-purpose virtual pin multiplier
    • 可编程,多用途虚拟引脚倍增器
    • US5561773A
    • 1996-10-01
    • US56324
    • 1993-04-30
    • David M. KalishSaul BarajasBruce E. Whittaker
    • David M. KalishSaul BarajasBruce E. Whittaker
    • H03K19/173G06F11/00G06F7/38H01J3/00
    • H03K19/1732
    • A system and circuitry is provided by which certain selected embedded pins of an integrated circuit gate array may be provided with dual functions, that is to say, they may act either as receivers of an externally sourced input signal or as transmitters of an internally generated output signal. Each selected input/output pin is controlled by an associated flip-flop residing in a chain of flip-flops so that an associated flip-flop will determine the condition of two buffer-drivers attached to each input/output pin. While the first buffer-driver is tri-stated (disabled), then the embedded pin operates as an input receiving function. When the first buffer-driver is enabled, the embedded I/O pin operates as the conveyer of an output signal from the internal output logic.
    • 提供了一种系统和电路,通过该系统和电路可以提供集成电路门阵列的某些选定的嵌入式引脚具有双重功能,也就是说,它们可以作为外部来源输入信号的接收器,或作为内部产生的输出的发射器 信号。 每个选择的输入/输出引脚由驻留在触发器链中的相关联的触发器控制,使得相关联的触发器将确定连接到每个输入/输出引脚的两个缓冲器驱动器的状况。 当第一个缓冲驱动器为三态(禁用)时,嵌入式引脚作为输入接收功能。 当第一个缓冲驱动器被使能时,嵌入式I / O引脚作为来自内部输出逻辑的输出信号的输送器。
    • 3. 发明授权
    • Cache memory system with fault tolerance having concurrently operational
cache controllers processing disjoint groups of memory
    • 具有同步运行的高速缓存控制器的具有容错的缓存存储器系统处理不相交的存储器组
    • US5553263A
    • 1996-09-03
    • US92835
    • 1993-07-16
    • David M. KalishSaul BarajasPaul B. Ricci
    • David M. KalishSaul BarajasPaul B. Ricci
    • G06F11/00G06F11/20G06F12/08G06F12/02G06F13/00
    • G06F11/2017G06F12/0851
    • A processor cache memory system utilizes separate cache controllers for independently managing even and odd input address requests with the even and odd address requests being mapped into the respective controllers. Each cache controller includes tag RAM for storing address tags, including a field for storing the least significant address bit, so that the stored tags distinguish between the odd and even addresses. Upon failure of a cache controller, both the even and odd addresses are directed to the operational controller and the stored least significant bit address tag distinguishes between the odd and even input addresses to appropriately generate HIT/MISS signals. The controllers include block address counter logic for generating respective even and odd invalidation addresses for simultaneously performing invalidation cycles thereon when both controllers are operational. When a controller fails, the block address counter logic generates both even and odd block invalidation addresses in the operational controller.
    • 处理器高速缓冲存储器系统利用单独的高速缓存控制器来独立地管理偶数和奇数输入地址请求,偶数和奇数地址请求被映射到相应的控制器中。 每个高速缓存控制器包括用于存储地址标签的标签RAM,包括用于存储最低有效地址位的字段,使得存储的标签区分奇数和偶数地址。 在高速缓存控制器发生故障时,偶数和奇数地址都被定向到操作控制器,并且所存储的最低有效位地址标签区分奇数和偶数输入地址以适当地生成HIT / MISS信号。 控制器包括块地址计数器逻辑,用于当两个控制器都可操作时,产生用于同时执行无效循环的相应偶数和奇数无效地址。 当控制器出现故障时,块地址计数器逻辑在运算控制器中产生偶数和奇数块无效地址。
    • 4. 发明授权
    • Apparatus and method for synchronizing the simultaneous loading of cache
program word addresses in dual slice registers
    • 用于同步加载双片寄存器中的高速缓存程序字地址的装置和方法
    • US5553259A
    • 1996-09-03
    • US547577
    • 1995-10-24
    • David M. KalishSaul BarajasPaul B. Ricci
    • David M. KalishSaul BarajasPaul B. Ricci
    • G06F11/10G06F11/16G06F12/08
    • G06F11/167G06F12/0851G06F11/1008
    • A method and implementation is supplied for the synchronous loading and integrity checking of registers located in two different integrated circuit chips. Thus in a computer system having cache memory where the cache memory is sliced into two portions, one of which holds even addresses and the other of which holds odd addresses, there is provided two individual chips each of which has a program word address register which is loaded at the exact same period of time and which is additionally incremented in both cases at the exact same period of time. Further means are provided for checking the integrity of the program word address registers in the first slice and the second slice of the cache in order to insure that they are coherent, or if not coherent, then a disable signal will prevent usage of the address data involved.
    • 提供了一种用于同步加载和完整性检查位于两个不同集成电路芯片中的寄存器的方法和实现。 因此,在具有高速缓存存储器的计算机系统中,其中高速缓冲存储器被分成两部分,其中一个保持偶数地址,另一个保持奇数地址,提供两个单独的芯片,每个芯片具有一个程序字地址寄存器, 在完全相同的时间段内加载,并且在完全相同的时间段内在两种情况下另外增加。 提供另外的装置用于检查第一切片和高速缓存的第二切片中的程序字地址寄存器的完整性,以确保它们是相干的,或者如果不相干,则禁用信号将阻止使用地址数据 涉及。