会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • PROGRAMMABLE MEMORY BUILT-IN SELF-TEST CIRCUIT AND CLOCK SWITCHING CIRCUIT THEREOF
    • 可编程存储器内置自检电路及其时钟切换电路
    • US20090125763A1
    • 2009-05-14
    • US11939282
    • 2007-11-13
    • Yeong-Jar ChangChung-Fu Lin
    • Yeong-Jar ChangChung-Fu Lin
    • G11C29/08G06F11/26
    • G11C29/16G01R31/318552G06F11/2215G11C29/12015G11C29/14
    • A programmable memory built-in self-test circuit and a clock switching circuit thereof are provided. The memory built-in self-test circuit is able to provide more self-test functions preset by a user, simplify the redundant circuit in the prior art and reduce chip area and lower the cost by means of an instruction decoder and a built-in self-test controller. The present invention also provides some peripheral control circuits of a memory. The control circuits occupies less area and enables the memory to be tested more flexibly. The present invention further provides a clock switching circuit enabling a chip to be correctly tested under different clock speeds, which benefits to advance the testability and the analyzability of the memory embedded in a chip and thereby increase fault coverage.
    • 提供了可编程存储器内置自检电路及其时钟切换电路。 存储器内置的自检电路能够提供用户预设的更多自检功能,简化了现有技术中的冗余电路,并通过指令解码器和内置的降低芯片面积和降低成本 自检控制器。 本发明还提供了一些存储器的外围控制电路。 控制电路占用的面积较小,能够更灵活地测试存储器。 本发明还提供一种能够在不同时钟速度下正确测试芯片的时钟切换电路,这有利于提高嵌入在芯片中的存储器的可测试性和可分析性,从而增加故障覆盖。
    • 5. 发明授权
    • Programmable memory built-in self-test circuit and clock switching circuit thereof
    • 可编程存储器内置自检电路及其时钟切换电路
    • US07716542B2
    • 2010-05-11
    • US11939282
    • 2007-11-13
    • Yeong-Jar ChangChung-Fu Lin
    • Yeong-Jar ChangChung-Fu Lin
    • G01R31/28G11C29/00G06F11/00
    • G11C29/16G01R31/318552G06F11/2215G11C29/12015G11C29/14
    • A programmable memory built-in self-test circuit and a clock switching circuit thereof are provided. The memory built-in self-test circuit is able to provide more self-test functions preset by a user, simplify the redundant circuit in the prior art and reduce chip area and lower the cost by means of an instruction decoder and a built-in self-test controller. The present invention also provides some peripheral control circuits of a memory. The control circuits occupies less area and enables the memory to be tested more flexibly. The present invention further provides a clock switching circuit enabling a chip to be correctly tested under different clock speeds, which benefits to advance the testability and the analyzability of the memory embedded in a chip and thereby increase fault coverage.
    • 提供了可编程存储器内置自检电路及其时钟切换电路。 存储器内置的自检电路能够提供用户预设的更多的自检功能,简化了现有技术中的冗余电路,并借助于指令解码器和内置功能降低了芯片面积并降低了成本 自检控制器。 本发明还提供了一些存储器的外围控制电路。 控制电路占用的面积较小,能够更灵活地测试存储器。 本发明还提供一种能够在不同时钟速度下正确测试芯片的时钟切换电路,这有利于提高嵌入在芯片中的存储器的可测试性和可分析性,从而增加故障覆盖。