会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • RAW MEMORY TRANSACTION SUPPORT
    • 原始内存交易支持
    • WO2013081580A1
    • 2013-06-06
    • PCT/US2011/062317
    • 2011-11-29
    • INTEL CORPORATIONSAFRANEK, Robert J.BLANKENSHIP, Robert G.CAI, Zhong-Ning
    • SAFRANEK, Robert J.BLANKENSHIP, Robert G.CAI, Zhong-Ning
    • G06F13/14G06F13/16G06F13/38
    • G06F13/16G06F13/1663G06F13/40G06F13/4004G06F13/4022
    • Methods, systems, and apparatus for implementing raw memory transactions. An SoC is configured with a plurality of nodes coupled together forming a ring interconnect. Processing cores and memory cache components are operatively coupled to and co-located at respective nodes. The memory cache components include a plurality of last level caches (LLC's) operating as a distributed LLC and a plurality of home agents and caching agents employed for supporting coherent memory transactions. Route -back tables are used to encode memory transactions requests with embedded routing data that is implemented by agents that facilitate data transfers between link interface nodes and memory controllers. Accordingly, memory request data corresponding to raw memory transactions may be routed back to requesting entities using headerless packets.
    • 用于实现原始内存事务的方法,系统和装置。 SoC配置有耦合在一起的多个节点,形成环形互连。 处理核心和存储器高速缓存组件可操作地耦合到并位于相应节点处。 存储器高速缓存组件包括作为分布式LLC操作的多个最后级别缓存(LLC)和用于支持相干存储器事务的多个归属代理和高速缓存代理。 Route-Back表用于使用便于在链接接口节点和存储器控制器之间进行数据传输的代理实现的嵌入式路由数据对内存事务请求进行编码。 因此,与原始存储器事务相对应的存储器请求数据可以使用无头段分组路由回请求实体。