会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明专利
    • Semiconductor device
    • 半导体器件
    • JP2013062470A
    • 2013-04-04
    • JP2011201621
    • 2011-09-15
    • Powertech Technology Inc力成科技股▲分▼有限公司
    • CHEN HWI-CHANG
    • H01L25/04H01L23/02H01L25/18
    • H01L24/97H01L2224/48091H01L2224/73265H01L2224/8592H01L2924/181H01L2924/1815H01L2924/00014H01L2924/00
    • PROBLEM TO BE SOLVED: To provide a semiconductor device capable of reducing substrate cost and improving peeling caused by exposure in the side of a substrate.SOLUTION: A substrate 120 of a semiconductor device 100 that has a packaging structure for a multi-chip memory with a small substrate, is adhered to a lower part of a chip mounting body 110 and has an upper surface 121 and a lower surface 122. The upper surface 121 is exposed to a hollow area 11. A plurality of contact pads 123 are installed on the lower surface 122. A first chip 130 is installed on the substrate 120 and located in the hollow area 111. A second chip 140 is installed on the chip mounting body 110. A sealing body 150 tightly seals the chip mounting body 110, the upper surface 121 of the substrate 120, the first chip 130, and the second chip 140. The outline of the substrate 120 is smaller than that of the sealing body 150, and connected with a plurality of support bars 112 around the chip mounting body 110. A group of the support bars 112 extends to the side of the sealing body 150.
    • 要解决的问题:提供能够降低基板成本并改善由于在基板侧暴露而引起的剥离的半导体器件。 解决方案:具有用于具有小基板的多芯片存储器的封装结构的半导体器件100的衬底120粘附到芯片安装体110的下部,并且具有上表面121和下表面 表面122.上表面121暴露于中空区域11.多个接触焊盘123安装在下表面122上。第一芯片130安装在基板120上并且位于中空区域111中。第二芯片 140安装在芯片安装体110上。密封体150紧密地密封芯片安装体110,基板120的上表面121,第一芯片130和第二芯片140.基板120的轮廓较小 并且与芯片安装体110周围的多个支撑杆112连接。一组支撑杆112延伸到密封体150的侧面。(C)2013 ,JPO&INPIT
    • 3. 发明专利
    • Drop tester and usage thereof
    • 测试仪及其应用
    • JP2010160074A
    • 2010-07-22
    • JP2009002862
    • 2009-01-08
    • Powertech Technology Inc力成科技股▲分▼有限公司
    • SU TING FENG
    • G01N3/303
    • PROBLEM TO BE SOLVED: To provide a drop tester for a semiconductor chip package product and usage thereof.
      SOLUTION: The drop tester 100 includes a drop starting angle setting tool 120 placed on a fixed rack 110 horizontally movably to set a DUT (device under test) 10 at a prescribed angle, and secured to a clamp 130 accurately, rapidly, and safely. A tool like this provides a second reference plane 123 to couple it to an elevatable/adjustable test sample table 121. The sample table 121 comprising a first reference plane 122 allows the DUT 10 to be attached to or detached from the tool 120 such that neither friction arises nor the DUT 10 is moved after it is held by the clamp 130. Accordingly, the DUT 10 can be not only accurately positioned but the tool 120 can be returned rapidly and safely to a reference position by using the design of a slide rail and a stopper.
      COPYRIGHT: (C)2010,JPO&INPIT
    • 要解决的问题:提供一种用于半导体芯片封装产品的跌落测试仪及其用途。 解决方案:跌落测试器100包括放置在固定架110上的液滴起始角度设定工具120,水平可移动地将DUT(被测设备)10以规定的角度设置,并且精确,准确地固定在夹具130上, 并安全。 这样的工具提供第二参考平面123以将其耦合到可升高/可调节的测试样品台121.包括第一参考平面122的样品台121允许DUT 10附接到工具120或从工具120拆卸,使得两者 产生摩擦,也不会在夹具130保持DUT 10之后移动。因此,DUT 10不仅可以精确定位,而且可以通过使用滑轨的设计将工具120快速安全地返回到参考位置 和塞子。 版权所有(C)2010,JPO&INPIT
    • 4. 发明专利
    • Semiconductor-package structure for heat-dissipating piece
    • 散热片的半导体封装结构
    • JP2009231637A
    • 2009-10-08
    • JP2008076808
    • 2008-03-24
    • Powertech Technology Inc力成科技股▲ふん▼有限公司
    • YU BINGXUNHONG JINWEI
    • H01L23/12H01L23/29
    • H01L2224/32225H01L2224/48091H01L2224/48227H01L2224/73265H01L2924/15311H01L2924/00014H01L2924/00
    • PROBLEM TO BE SOLVED: To provide a semiconductor-package structure having a heat-dissipating piece. SOLUTION: The semiconductor-package structure having the heat-dissipating pieces is constituted of a substrate, having a chip-carrier region and surrounding and forming a plurality of bored holes around the chip-carrier region and chips fitted in the chip-carrier region and electrically connected to the substrate. The semiconductor-package structure having the heat-dissipating pieces is, further, constituted of the heat-dissipating pieces suitable for the upper sections of the chips and having a plurality of supporting sections, extending from the upper surface to the lower surface of the substrate through boring, and package gel coating the chips and the partial substrate and the heat-dissipating pieces. Heat-dissipating effect is increased by the support sections for the heat-dissipating pieces, and warpage of package can be reduced. COPYRIGHT: (C)2010,JPO&INPIT
    • 要解决的问题:提供一种具有散热片的半导体封装结构。 解决方案:具有散热片的半导体封装结构由具有芯片载体区域并围绕芯片载体区域周围并形成多个钻孔的基板和装配在芯片载体区域中的芯片构成, 载体区域并且电连接到衬底。 具有散热片的半导体封装结构还由适用于芯片的上部的散热片构成,并且具有从基板的上表面延伸到下表面的多个支撑部 通过镗孔,并将芯片和部分基板以及散热片进行包胶。 通过用于散热片的支撑部分增加散热效果,并且可以减小包装的翘曲。 版权所有(C)2010,JPO&INPIT
    • 6. 发明专利
    • Substrate package structure
    • 基板包装结构
    • JP2009152517A
    • 2009-07-09
    • JP2008004335
    • 2008-01-11
    • Powertech Technology Inc力成科技股▲ふん▼有限公司
    • FAN WEN-JENG
    • H01L23/12H01L23/29H01L23/31
    • H01L23/5386H01L21/565H01L23/3121H01L2924/0002H01L2924/00
    • PROBLEM TO BE SOLVED: To provide a substrate package structure that improves the problem of cracks of a chip or around a substrate.
      SOLUTION: A substrate package structure includes: a packaging substrate which has a plurality of chip carries 110 on one surface, wherein the chip carriers are defined by intersecting a plurality of substrate cutting streets; a plurality of through-holes 130 set at the substrate cutting streets and set around the chip carriers 110; and a plurality of molding areas 140 set on another surface of the chip carriers 110, wherein the molding areas are adjacent to the through-holes 130. By means of a plurality of molding bumps formed around the chip carriers 110, the problem of cracks at the chip or around the substrate is improved.
      COPYRIGHT: (C)2009,JPO&INPIT
    • 要解决的问题:提供改善芯片或基板周围的裂纹问题的基板封装结构。 解决方案:一种衬底封装结构,包括:封装衬底,其在一个表面上具有多个芯片承载件110,其中所述芯片载体由多个基板切割街道相交限定; 设置在基板切割街道处并设置在芯片载体110周围的多个通孔130; 以及设置在芯片载体110的另一表面上的多个模制区域140,其中模制区域与通孔130相邻。通过形成在芯片载体110周围的多个模制凸起,存在着在 芯片或基板周围被改善。 版权所有(C)2009,JPO&INPIT
    • 7. 发明专利
    • Package structure
    • 包装结构
    • JP2008159853A
    • 2008-07-10
    • JP2006347244
    • 2006-12-25
    • Powertech Technology Inc力成科技股▲分▼有限公司
    • HONG JIATOULU ZHAOXIANGQIU ZHENGXIAN
    • H01L25/065H01L25/07H01L25/18
    • H01L2224/32145H01L2224/32225H01L2224/48227H01L2224/4826H01L2225/06562
    • PROBLEM TO BE SOLVED: To provide a package structure capable of improving reliability of a semiconductor package product.
      SOLUTION: Provided are a plurality of first side leads 211 and a plurality of second side leads 212 of a lead frame. A plurality of first die attach strips 220 are stuck on undersurfaces of some of the group of the first-side leads 211. A first chip 230 has an active surface stuck on the group of the first die attach strips 220. A plurality of first bonding wires 251 electrically connect a single-side pad 232 to the group of the first-side leads 211 and the group of the second-side leads 212. A second chip 240 is disposed above the group of the first-side leads 211. A plurality of second bonding wires 252 electrically connect the side of the first-side leads 211 and the group of the second-side leads 212 to the second chip 240. A sealing body 260 is charged in a flow type path 221.
      COPYRIGHT: (C)2008,JPO&INPIT
    • 要解决的问题:提供能够提高半导体封装产品的可靠性的封装结构。 解决方案:提供引线框架的多个第一侧引线211和多个第二侧引线212。 多个第一管芯附接条220粘附在一组第一侧引线211的一些的下表面上。第一芯片230具有粘附在第一管芯附接条220组上的有效表面。多个第一接合 电线251将单侧焊盘232电连接到第一侧引线211和第二侧引线212的组。第二芯片240设置在第一侧引线211的组之上。多个 第二接合线252将第一侧引线211的侧面和第二侧引线212的一组电连接到第二芯片240.密封体260被充入流动型路径221中。 (C)2008,JPO&INPIT
    • 9. 发明专利
    • Tape
    • 胶带
    • JP2012124487A
    • 2012-06-28
    • JP2011266388
    • 2011-12-06
    • Powertech Technology Inc力成科技股▲ふん▼有限公司
    • JAN KUN-ZHIKAKU KENGENTNEG MU-SEN
    • H05K13/02
    • H01L21/67333H01L2924/0002H01L2924/00
    • PROBLEM TO BE SOLVED: To provide a tape.SOLUTION: A tape has a main body, a mounting plate, and a side wall, and mounts at least one semiconductor package structure. The main body has at least one opening. The mounting plate can mount the semiconductor package structure, and has a plurality of housing parts. The side wall surrounds the mounting plate and is connected between the main body and the mounting plate. A lateral face of the semiconductor package structure leans against the side wall. A plurality of solder balls provided on a bottom face of the semiconductor package structure are housed in the housing parts. Thereby, the solder balls are prevented from being contacted with the mounting plate and damaged.
    • 要解决的问题:提供磁带。 解决方案:胶带具有主体,安装板和侧壁,并且安装至少一个半导体封装结构。 主体至少有一个开口。 安装板可以安装半导体封装结构,并且具有多个壳体部件。 侧壁围绕安装板并且连接在主体和安装板之间。 半导体封装结构的侧面靠在侧壁上。 设置在半导体封装结构的底面上的多个焊料球容纳在壳体部分中。 从而防止焊球与安装板接触并损坏。 版权所有(C)2012,JPO&INPIT