会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • SYSTEMS AND METHODS FOR VIDEO TRANSFORMATION AND IN LOOP FILTERING
    • 用于视频转换和循环滤波的系统和方法
    • WO2007027418A3
    • 2007-04-26
    • PCT/US2006031611
    • 2006-08-11
    • MICRONAS USA INCLEE ENOCH Y
    • LEE ENOCH Y
    • H04N7/04
    • H04N19/86H04N19/117H04N19/134H04N19/176H04N19/186H04N19/423H04N19/61
    • The in loop filter (ILF) system comprises: an input buffer, a memory, a transform and filter unit, and an output buffer. The transform and filter unit advantageously performs video transformation and a filtering on the input data stream. The transformation is perferably performed on a macro block basis. The transform and filter unit interacts with the memory in a unique manner such that the input data required to generate an output macro block can be stored in a line buffer and a local buffer thereby minimizing the number of times the transform and filter unit accesses memory. The output buffer is also used to reorder the macro blocks, as well store processing information necessary for additional processing of the video stream. The present invention also includes novel methods for performing video transformation and in loop filtering.
    • 环路滤波器(ILF)系统包括:输入缓冲器,存储器,变换和滤波器单元以及输出缓冲器。 变换和滤波器单元有利地对输入数据流进行视频变换和滤波。 该转换优先以宏块为基础进行。 变换和滤波器单元以独特的方式与存储器交互,使得生成输出宏块所需的输入数据可以存储在行缓冲器和本地缓冲器中,从而最小化变换和滤波器单元访问存储器的次数。 输出缓冲器还用于重新排序宏块,以及对视频流的附加处理所需的存储处理信息。 本发明还包括用于执行视频转换和循环滤波的新颖方法。
    • 4. 发明申请
    • SYSTEMS AND METHODS FOR VIDEO TRANSFORMATION AND IN LOOP FILTERING
    • 用于视频变换和环路滤波的系统和方法
    • WO2007027418A2
    • 2007-03-08
    • PCT/US2006/031611
    • 2006-08-11
    • MICRONAS USA, INC.LEE, Enoch, Y.
    • LEE, Enoch, Y.
    • G06T1/00
    • H04N19/86H04N19/117H04N19/134H04N19/176H04N19/186H04N19/423H04N19/61
    • The in loop filter (ILF) system comprises: an input buffer, a memory, a transform and filter unit, and an output buffer. The transform and filter unit advantageously performs video transformation and a filtering on the input data stream. The transformation is perferably performed on a macro block basis. The transform and filter unit interacts with the memory in a unique manner such that the input data required to generate an output macro block can be stored in a line buffer and a local buffer thereby minimizing the number of times the transform and filter unit accesses memory. The output buffer is also used to reorder the macro blocks, as well store processing information necessary for additional processing of the video stream. The present invention also includes novel methods for performing video transformation and in loop filtering.
    • 内环滤波器(ILF)系统包括:输入缓冲器,存储器,变换和滤波器单元以及输出缓冲器。 变换和滤波器单元有利地对输入数据流执行视频变换和滤波。 转换最好在宏块的基础上执行。 变换和滤波器单元以独特的方式与存储器交互,使得产生输出宏块所需的输入数据可以被存储在行缓冲器和本地缓冲器中,由此最小化变换和滤波器单元访问存储器的次数。 输出缓冲区也用于对宏块进行重新排序,以及存储视频流额外处理所需的处理信息。 本发明还包括用于执行视频变换和环路滤波的新颖方法。
    • 8. 发明申请
    • MULTI-STAGE CABAC DECODING PIPELINE
    • 多级CABAC解码管道
    • WO2007027402A2
    • 2007-03-08
    • PCT/US2006/031353
    • 2006-08-11
    • MICRONAS USA, INC.SHAH, AnkurPENG, Liang
    • SHAH, AnkurPENG, Liang
    • G06T1/00
    • H04N19/436H04N19/13H04N19/44H04N19/61
    • An architecture capable of Content Based Adaptive Binary Arithmetic Coding (CABAC) decoding at the syntax element level is disclosed. The architecture employs a multi-stage stage pipeline to implement the functions of CABAC bit parsing and decoding processes based on the H.264 CABAC algorithm. Each stage can be carried out in one clock cycle, and not all stages are executed for every bit (e.g., average of 4 cycle per bit, or 30 frames per second). The architecture can be implemented, for example, using gate-level logic state machines as part of a system-on-chip (SOC) solution for a video/audio decoder for use in high definition television broadcasting (HDTV) applications. Other such video/audio decoder applications are enabled as well.
    • 公开了一种能够在语法元素级别进行基于内容的自适应二进制算术编码(CABAC)解码的架构。 该架构采用多阶段流水线实现基于H.264 CABAC算法的CABAC位解析和解码过程的功能。 每个级可以在一个时钟周期内执行,并不是每个位都执行所有级(例如,每位4个周期的平均值,或每秒30个帧)。 该架构可以实现,例如,使用门级逻辑状态机作为用于高分辨率电视广播(HDTV)应用的视频/音频解码器的片上系统(SOC)解决方案的一部分。 其他这样的视频/音频解码器应用也被启用。
    • 10. 发明申请
    • MULTI-STAGE CABAC DECODING PIPELINE
    • 多级CABAC解码管道
    • WO2007027402A3
    • 2007-07-12
    • PCT/US2006031353
    • 2006-08-11
    • MICRONAS USA INCSHAH ANKURPENG LIANG
    • SHAH ANKURPENG LIANG
    • G06T1/00
    • H04N19/436H04N19/13H04N19/44H04N19/61
    • An architecture capable of Content Based Adaptive Binary Arithmetic Coding (CABAC) decoding at the syntax element level is disclosed. The architecture employs a multi-stage stage pipeline to implement the functions of CABAC bit parsing and decoding processes based on the H.264 CABAC algorithm. Each stage can be carried out in one clock cycle, and not all stages are executed for every bit (e.g., average of 4 cycle per bit, or 30 frames per second). The architecture can be implemented, for example, using gate-level logic state machines as part of a system-on-chip (SOC) solution for a video/audio decoder for use in high definition television broadcasting (HDTV) applications. Other such video/audio decoder applications are enabled as well.
    • 公开了一种能够在语法元素级进行基于内容的自适应二进制算术编码(CABAC)解码的体系结构。 该架构采用多级阶段流水线来实现基于H.264 CABAC算法的CABAC位解析和解码过程的功能。 每个阶段可以在一个时钟周期内执行,并且并非每个阶段都执行所有阶段(例如,每个比特的平均4个周期或每秒30个帧)。 例如,可以使用门级逻辑状态机作为用于高清晰度电视广播(HDTV)应用中的视频/音频解码器的片上系统(SOC)解决方案的一部分来实现该架构。 其他这样的视频/音频解码器应用也被启用。