会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 71. 发明授权
    • Method of manufacturing nonvolatile semiconductor memory device having adjacent selection transistors connected together
    • 具有连接在一起的相邻选择晶体管的非易失性半导体存储器件的制造方法
    • US07416935B2
    • 2008-08-26
    • US11407242
    • 2006-04-20
    • Makoto SakumaFumitaka Arai
    • Makoto SakumaFumitaka Arai
    • H01L21/8238
    • H01L27/11521H01L27/115H01L27/11524H01L29/42324
    • A method of manufacturing a nonvolatile semiconductor memory device, including forming a gate insulating film, a first conductive layer providing floating gates and a mask, in that order, on a semiconductor substrate, forming a plurality of element-isolating regions in the mask layer, first conductive layer, gate insulating film and semiconductor substrate; forming first trenches in parts of the first conductive layer separated by the element-isolating region; forming inter-gate insulating films on sides of each floating gate; forming control gates in the first trenches; making second trenches in parts of the mask layer and first conductive layer and in adjacent parts of the element-isolating regions; forming conductive members in the second trenches, wherein a top of the conductive members is at the same level as an upper surface of the mask layer; and removing parts of the first conductive layer and the gate insulating film exclusive of the conductive members.
    • 一种制造非易失性半导体存储器件的方法,包括在半导体衬底上形成栅绝缘膜,提供浮栅和掩模的第一导电层,在掩模层中形成多个元件隔离区, 第一导电层,栅极绝缘膜和半导体衬底; 在由元件隔离区隔开的第一导电层的部分中形成第一沟槽; 在每个浮动栅极的侧面形成栅极间绝缘膜; 在第一沟槽中形成控制栅极; 在掩模层和第一导电层的部分以及元件隔离区的相邻部分中形成第二沟槽; 在所述第二沟槽中形成导电构件,其中所述导电构件的顶部处于与所述掩模层的上表面相同的水平; 以及去除不包括导电构件的第一导电层和栅极绝缘膜的部分。
    • 72. 发明申请
    • Nonvolatile semiconductor memory device having adjacent selection transistors connected together
    • 具有连接在一起的相邻选择晶体管的非易失性半导体存储器件
    • US20060060911A1
    • 2006-03-23
    • US10988534
    • 2004-11-16
    • Makoto SakumaFumitaka Arai
    • Makoto SakumaFumitaka Arai
    • H01L29/788
    • H01L27/11521H01L27/115H01L27/11524H01L29/42324
    • A semiconductor memory device comprising a semiconductor substrate, a plurality of cell transistors provided on the substrate, a plurality of selection gates provided on the substrate, and element-isolation regions provided between the cell transistors and between the selection gates. Each cell transistor has a floating gate provided on a gate insulating film provided on the substrate, a source and drain provided in the substrate and aligned with the sides of the floating gate, an inter-gate insulating film provided on one side of the floating gate, and a control gate provided on the inter-gate insulating film and laying over the one side of the floating gate. The selection gates are connected by conductive members which are provided on the gate insulating film and embedded in the selection gates.
    • 一种半导体存储器件,包括半导体衬底,设置在衬底上的多个单元晶体管,设置在衬底上的多个选择栅极以及设置在单元晶体管之间和选择栅极之间的元件隔离区域。 每个单元晶体管具有设置在设置在基板上的栅极绝缘膜上的浮置栅极,设置在基板中并与浮置栅极的侧对准的源极和漏极,设置在浮置栅极的一侧的栅极间绝缘膜 以及设置在栅极间绝缘膜上并铺设在浮动栅极的一侧上的控制栅极。 选择栅极由设置在栅极绝缘膜上并嵌入选择栅极的导电构件连接。
    • 76. 发明授权
    • Semiconductor memory device and manufacturing method thereof
    • 半导体存储器件及其制造方法
    • US08377814B2
    • 2013-02-19
    • US13164931
    • 2011-06-21
    • Atsuhiro SatoHiroyuki NittaFumitaka Arai
    • Atsuhiro SatoHiroyuki NittaFumitaka Arai
    • H01L21/28
    • H01L27/11524H01L21/76816H01L27/11521
    • A semiconductor memory device includes a first block having first memory cells and first select transistors, a second block having second memory cells and second select transistors, and arranged adjacent to the first block in a first direction, the second select transistor being arranged to face the first select transistor and commonly having a diffusion region with the first select transistor, a first interconnection layer provided on the diffusion region between the first and second blocks and extending in a second direction, and a second interconnection layer having a first portion provided in contact with an upper portion of the first interconnection layer and extending to a portion outside the first interconnection layer, and a second portion extending in the second direction and connected to the first portion in a portion outside a portion on the first interconnection layer.
    • 半导体存储器件包括具有第一存储器单元和第一选择晶体管的第一块,具有第二存储单元和第二选择晶体管的第二块,并且沿第一方向布置成与第一块相邻,第二选择晶体管被布置为面对 第一选择晶体管,并且通常具有与第一选择晶体管的扩散区,第一互连层,设置在第一和第二块之间的扩散区上并沿第二方向延伸;第二互连层,具有设置成与第一选择晶体管接触的第一部分 第一互连层的上部并且延伸到第一互连层外部的部分,以及第二部分,其在第二方向上延伸并且在第一互连层上的部分外部的部分连接到第一部分。
    • 80. 发明授权
    • Semiconductor memory device and manufacturing method therefor
    • 半导体存储器件及其制造方法
    • US08120092B2
    • 2012-02-21
    • US12565181
    • 2009-09-23
    • Atsuhiro SatoFumitaka Arai
    • Atsuhiro SatoFumitaka Arai
    • H01L29/76H01L29/94H01L31/062H01L31/113H01L31/119
    • H01L27/11519H01L27/11521H01L27/11529
    • First gate electrodes of memory cell transistors are formed in series with each other on a semiconductor substrate. A second gate electrode of a first selection transistor is formed adjacent to one end of the first electrodes. A third gate electrode of a second selection transistor is formed adjacent to the second electrode. A fourth gate electrode of a peripheral transistor is formed on the substrate. First, second, and third sidewall films are formed on side surfaces of the second, third, and fourth gate electrodes, respectively. A film thickness of the third sidewall film is larger than that of the first and second sidewall films. A space between the first electrode and the second electrode is larger than a space between the first electrodes, and a space between the second electrode and the third electrode is larger than a space between the first electrode and the second electrode.
    • 存储单元晶体管的第一栅电极在半导体衬底上彼此串联形成。 第一选择晶体管的第二栅电极与第一电极的一端相邻地形成。 第二选择晶体管的第三栅电极与第二电极相邻地形成。 在基板上形成周边晶体管的第四栅电极。 第一,第二和第三侧壁膜分别形成在第二,第三和第四栅电极的侧表面上。 第三侧壁膜的膜厚大于第一和第二侧壁膜的膜厚。 第一电极和第二电极之间的空间大于第一电极之间的空间,并且第二电极和第三电极之间的间隔大于第一电极和第二电极之间的间隔。