会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 41. 发明申请
    • SEMICONDUCTOR INTEGRATED CIRCUIT DEVICE
    • 半导体集成电路设备
    • US20080151640A1
    • 2008-06-26
    • US11953319
    • 2007-12-10
    • Eiichi MAKINOShigeo Ohshima
    • Eiichi MAKINOShigeo Ohshima
    • G11C16/06
    • G11C16/26G11C7/1051G11C7/1057G11C7/1063G11C2207/105
    • This disclosure concerns a device outputting data to the outside comprising a first transistor with a first conductive type which is connected between an output low voltage corresponding to a first logical value and the pad and which connects the output low voltage to the pad when the digital data has the first logical value; a second transistor with a second conductive type which is connected between an output high voltage corresponding to a second logical value and the pad and which connects the output high voltage to the pad when the digital data has the second logical value; and a third transistor with the first conductive type which is connected between the output high voltage and the pad so as to be parallel to the second transistor and which connects the output high voltage to the pad when the digital data has the second logical value.
    • 本公开涉及一种向外部输出数据的装置,包括具有第一导电类型的第一晶体管,第一晶体管连接在对应于第一逻辑值的输出低电压和焊盘之间,并且当数字数据被连接时,将输出低电压连接到焊盘 具有第一个逻辑值; 具有第二导电类型的第二晶体管,其连接在对应于第二逻辑值的输出高电压和焊盘之间,并且当数字数据具有第二逻辑值时,将输出高电压连接到焊盘; 以及具有第一导电类型的第三晶体管,其连接在输出高电压和焊盘之间,以便平行于第二晶体管并且当数字数据具有第二逻辑值时将输出高电压连接到焊盘。
    • 42. 发明授权
    • Synchronous semiconductor memory device having dynamic memory cells and operating method thereof
    • 具有动态存储单元的同步半导体存储器件及其操作方法
    • US06879540B2
    • 2005-04-12
    • US10370416
    • 2003-02-19
    • Keiji MaruyamaShigeo OhshimaKazuaki Kawaguchi
    • Keiji MaruyamaShigeo OhshimaKazuaki Kawaguchi
    • G11C11/34G11C11/403G11C11/406G11C11/407G11C8/00
    • G11C11/40603G11C11/406G11C11/40611G11C2211/4061
    • A synchronous semiconductor memory device includes a memory cell array and a command decoder. In the memory cell array, dynamic memory cells are arranged in a matrix form. The command decoder decodes a plurality of commands in synchronism with an external clock signal. The plurality of commands are set by combinations of logical levels of a plurality of control pins at input timing of a first command and at input timing of a second command one cycle after the input timing of the first command. The command decoder includes a first decode section which determines a read operation, a second decode section which determines a write operation, and a third decode section which determines an auto-refresh operation. Setting of an auto-refresh command is determined only by a combination of the logical levels of the plurality of control pins at the input timing of the first command.
    • 同步半导体存储器件包括存储单元阵列和命令解码器。 在存储单元阵列中,动态存储单元以矩阵形式排列。 命令解码器与外部时钟信号同步地解码多个命令。 多个命令通过多个控制引脚的逻辑电平的组合在第一命令的输入定时和在第一命令的输入定时之后的一个周期的第二命令的输入定时来设置。 命令解码器包括确定读取操作的第一解码部分,确定写入操作的第二解码部分和确定自动刷新操作的第三解码部分。 仅通过在第一命令的输入定时处的多个控制引脚的逻辑电平的组合来确定自动刷新命令的设置。
    • 44. 发明授权
    • Synchronous semiconductor memory device
    • 同步半导体存储器件
    • US06731559B2
    • 2004-05-04
    • US10244962
    • 2002-09-17
    • Kazuaki KawaguchiShigeo Ohshima
    • Kazuaki KawaguchiShigeo Ohshima
    • G11C700
    • G11C7/04G11C7/1066G11C7/1072
    • A synchronous semiconductor memory device has a memory section which includes a memory cell array having a plurality of memory cells and which is capable of a read operation of reading information from the memory cells according to a read command and a write operation of writing information into the memory cells according to a write command. The synchronous semiconductor memory device further has a command sensing circuit which senses whether a first command inputted in synchronization with an external clock signal is the read command or the write command. The synchronous semiconductor memory device further has a bank timer circuit which, when the command sensing circuit has sensed either the read command or the write command, sets the end time of the restore operation of a row address strobe (RAS) and the start time of the precharge operation of the RAS according to the external clock signal.
    • 同步半导体存储器件具有存储器部分,其包括具有多个存储器单元的存储器单元阵列,并且能够根据读取命令和将信息写入到存储器单元的读取操作从存储器单元读取信息的读取操作 内存单元根据写命令。 同步半导体存储器件还具有命令检测电路,其检测与外部时钟信号同步输入的第一命令是读命令还是写指令。 同步半导体存储器件还具有一个存储体定时器电路,当命令​​感测电路感测到读取命令或写入命令时,设置行地址选通(RAS)的恢复操作的结束时间和开始时间 RAS的预充电操作根据外部时钟信号。
    • 45. 发明授权
    • Synchronous semiconductor memory device
    • 同步半导体存储器件
    • US06463007B2
    • 2002-10-08
    • US09934691
    • 2001-08-23
    • Hiroyuki OhtakeShigeo Ohshima
    • Hiroyuki OhtakeShigeo Ohshima
    • G11C800
    • G11C7/1072G11C11/4076G11C11/4087
    • A synchronous semiconductor memory device such as SDRAM easy in timing adjustment of column selection and capable of reducing cycle time and access time to be minimum value without reducing access margin is provided. The synchronous semiconductor memory device includes a memory cell array constituted in a matrix form, a command decoder and an address buffer operative in synchronism with the leading end of clock signal, a row decoder for decoding row address to select word line of the memory cell, a column control signal generating circuit for generating a column control signal, and a column decoder for taking thereinto column address taken in by the address buffer by a column address taking-in signal generated from the command decoder in synchronism with the leading end of the clock signal to allow a column select signal line to be active.
    • 提供了诸如SDRAM之类的同步半导体存储器件,用于列选择的定时调整,并且能够将循环时间和存取时间缩短为最小值而不减少访问余量。 同步半导体存储器件包括以矩阵形式构成的存储单元阵列,命令解码器和与时钟信号的前端同步的地址缓冲器,用于解码行地址以选择存储单元的字线的行解码器, 用于产生列控制信号的列控制信号发生电路和列解码器,用于通过与命令解码器产生的列地址取入信号同步于时钟的前端,将列地址缓冲器取入的列地址 信号以允许列选择信号线被激活。
    • 46. 发明授权
    • Synchronous semiconductor memory device
    • 同步半导体存储器件
    • US06292430B1
    • 2001-09-18
    • US09526212
    • 2000-03-15
    • Hiroyuki OhtakeShigeo Ohshima
    • Hiroyuki OhtakeShigeo Ohshima
    • G11C800
    • G11C7/1072G11C11/4076G11C11/4087
    • A synchronous semiconductor memory device such as SDRAM easy in timing adjustment of column selection and capable of reducing cycle time and access time to be minimum value without reducing access margin is provided. The synchronous semiconductor memory device includes a memory cell array constituted in a matrix form, a command decoder and an address buffer operative in synchronism with the leading end of clock signal, a row decoder for decoding row address to select word line of the memory cell, a column control signal generating circuit for generating a column control signal, and a column decoder for taking thereinto column address taken in by the address buffer by a column address taking-in signal generated from the command decoder in synchronism with the leading end of the clock signal to allow a column select signal line to be active.
    • 提供了诸如SDRAM之类的同步半导体存储器件,用于列选择的定时调整,并且能够将循环时间和存取时间缩短为最小值而不减少访问余量。 同步半导体存储器件包括以矩阵形式构成的存储单元阵列,命令解码器和与时钟信号的前端同步的地址缓冲器,用于解码行地址以选择存储单元的字线的行解码器, 用于产生列控制信号的列控制信号发生电路和列解码器,用于通过与命令解码器产生的列地址取入信号同步于时钟的前端,将列地址缓冲器取入的列地址 信号以允许列选择信号线被激活。
    • 47. 发明授权
    • Clock control circuit
    • 时钟控制电路
    • US06292412B1
    • 2001-09-18
    • US09609145
    • 2000-06-30
    • Koji KatoMasahiro KamoshidaShigeo OhshimaHiroyuki Ohtake
    • Koji KatoMasahiro KamoshidaShigeo OhshimaHiroyuki Ohtake
    • G11C700
    • G11C7/222G11C7/22
    • A clock synchronous circuit comprising a clock receiver, a delay monitor, a forward pulse delay circuit, a backward pulse delay circuit, a driver, a state-holding section, a control signal generating circuit, a first AND circuit, and a second AND circuit. The delay monitor delays the output of the clock receiver. The forward pulse delay circuit delays the output of the delay monitor. The backward pulse delay circuit delays the output of the clock receiver. The driver receives the output of the backward pulse delay circuit and outputs an internal clock signal. The state-holding section controls the backward pulse delay circuit. The control pulse generating circuit initializes the forward pulse delay circuit. The first AND circuit is provided for controlling the supply of the output of the clock receiver to the delay monitor. The second AND is provided for controlling the supply of the output of the delay monitor to the forward pulse delay circuit.
    • 一种时钟同步电路,包括时钟接收器,延迟监视器,正向脉冲延迟电路,反向脉冲延迟电路,驱动器,状态保持部分,控制信号发生电路,第一AND电路和第二AND电路 。 延迟监视器延迟时钟接收器的输出。 正向脉冲延迟电路延迟延迟监视器的输出。 反向脉冲延迟电路延迟时钟接收器的输出。 驱动器接收反向脉冲延迟电路的输出并输出内部时钟信号。 状态保持部控制反向脉冲延迟电路。 控制脉冲发生电路初始化正向脉冲延迟电路。 第一AND电路用于控制时钟接收器对延迟监视器的输出的供应。 第二AND被提供用于控制向正向脉冲延迟电路提供延迟监视器的输出。
    • 49. 发明授权
    • MOS TEG structure
    • MOS TEG结构
    • US5949090A
    • 1999-09-07
    • US933321
    • 1997-09-18
    • Kiyoaki IwasaShigeo Ohshima
    • Kiyoaki IwasaShigeo Ohshima
    • G01R31/26G01R31/28H01L21/66H01L21/822H01L23/544H01L27/04H01L23/58
    • H01L22/34G01R31/2884
    • A semiconductor integrated circuit includes a rectangular semiconductor chip having a main surface, a plurality of pads formed in a peripheral portion of the main surface of the semiconductor chip, for connection to external connecting members, a plurality of circuit elements of an integrated circuit formed in an area of the main surface other than an area in which the plurality of pads are formed, and at least one characteristic evaluating circuit element connected to at least one of the plurality of circuit elements of the integrated circuit by sharing an impurity doped region which forms part of the at least one circuit element with the at least one circuit element of the integrated circuit in an area of the main surface other than the peripheral portion in which the plurality of pads are formed.
    • 半导体集成电路包括具有主表面的矩形半导体芯片,形成在半导体芯片的主表面的周边部分中的多个焊盘,用于连接到外部连接构件,形成为集成电路的多个电路元件 除了形成多个焊盘的区域之外的主表面的区域,以及至少一个特征评估电路元件,其通过共享形成的杂质掺杂区域而与集成电路的多个电路元件中的至少一个连接 所述至少一个电路元件的一部分与所述集成电路的所述至少一个电路元件在所述主表面的除了形成所述多个焊盘的外围部分之外的区域中。
    • 50. 发明授权
    • Semiconductor memory device having synchronous write driver circuit
    • 具有同步写入驱动电路的半导体存储器件
    • US5841730A
    • 1998-11-24
    • US790907
    • 1997-01-29
    • Yasuyuki KaiKatsushi NagabaShigeo Ohshima
    • Yasuyuki KaiKatsushi NagabaShigeo Ohshima
    • G11C11/409G11C7/10G11C11/407G11C8/00
    • G11C7/1048G11C7/1078
    • A semiconductor memory device capable of shortening data reading time in a first read cycle after the mode has been changed from a write mode to a read mode while maintaining high-speed cycle time when data is written despite simple structure, the semiconductor memory device having a memory cell array having a plurality of dynamic memory cells, to which data can be written, data line pairs to which data read from the memory cells and data which must be written on the memory cells are transferred, a write driver for driving the data line pairs in accordance with write data supplied from outside when data is written to the memory cells and an equalizing circuit for setting the data line pairs to an intermediate potential whenever the data line pairs are operated by the write driver.
    • 一种半导体存储器件,其能够在模式已经从写入模式改变为读取模式之后在第一读取周期中缩短数据读取时间,同时在尽可能简单的结构写入数据时保持高速循环时间,半导体存储器件具有 存储单元阵列,具有可以写入数据的多个动态存储器单元,从存储单元读取数据的数据线对和必须写入存储单元的数据被传送到其上,用于驱动数据线的写入驱动器 当数据被写入存储单元时,根据从外部提供的写入数据成对,以及均衡电路,用于每当数据线对由写入驱动器操作时将数据线对设置为中间电位。