会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 41. 发明申请
    • Insulating gate AlGaN/GaN HEMTs
    • 绝缘栅AlGaN / GaN HEMT
    • US20070205433A1
    • 2007-09-06
    • US11799786
    • 2007-05-03
    • Primit ParikhUmesh MishraYifeng Wu
    • Primit ParikhUmesh MishraYifeng Wu
    • H01L21/338H01L29/06
    • H01L29/7787H01L23/291H01L23/3171H01L29/2003H01L29/432H01L29/517H01L29/518H01L29/7783H01L29/7786H01L2924/0002H01L2924/00
    • AlGaN/GaN HEMTs are disclosed having a thin AlGaN layer to reduce trapping and also having additional layers to reduce gate leakage and increase the maximum drive current. One HEMT according to the present invention comprises a high resistivity semiconductor layer with a barrier semiconductor layer on it. The barrier layer has a wider bandgap than the high resistivity layer and a 2DEG forms between the layers. Source and drain contacts contact the barrier layer, with part of the surface of the barrier layer uncovered by the contacts. An insulating layer is included on the uncovered surface of the barrier layer and a gate contact is included on the insulating layer. The insulating layer forms a barrier to gate leakage current and also helps to increase the HEMT's maximum current drive. The invention also includes methods for fabricating HEMTs according to the present invention. In one method, the HEMT and its insulating layer are fabricated using metal-organic chemical vapor deposition (MOCVD). In another method the insulating layer is sputtered onto the top surface of the HEMT in a sputtering chamber.
    • 公开了具有薄AlGaN层的AlGaN / GaN HEMT以减少陷阱并且还具有附加层以减少栅极泄漏并增加最大驱动电流。 根据本发明的一个HEMT包括其上具有阻挡半导体层的高电阻率半导体层。 阻挡层具有比高电阻率层更宽的带隙,并且层之间形成2DEG。 源极和漏极触点接触阻挡层,阻挡层的一部分表面被触点覆盖。 绝缘层包括在阻挡层的未覆盖表面上,并且绝缘层上包括栅极接触。 绝缘层对栅极漏电流形成屏障,也有助于增加HEMT的最大电流驱动。 本发明还包括用于制造根据本发明的HEMT的方法。 在一种方法中,HEMT及其绝缘层使用金属有机化学气相沉积(MOCVD)制造。 在另一种方法中,在溅射室中将绝缘层溅射到HEMT的顶表面上。
    • 46. 发明授权
    • High voltage GaN transistor
    • 高压GaN晶体管
    • US09041064B2
    • 2015-05-26
    • US13445632
    • 2012-04-12
    • Yifeng WuPrimit ParikhUmesh Mishra
    • Yifeng WuPrimit ParikhUmesh Mishra
    • H01L29/66H01L29/778H01L29/40H01L29/20
    • H01L29/7787H01L29/2003H01L29/404H01L29/66462H01L29/7786
    • A multiple field plate transistor includes an active region, with a source, drain, and gate. A first spacer layer is between the source and the gate and a second spacer layer between the drain and the gate. A first field plate on the first spacer layer and a second field plate on the second spacer layer are connected to the gate. A third field plate connected to the source is on a third spacer layer, which is on the gate and the first and second field plates and spacer layers. The transistor exhibits a blocking voltage of at least 600 Volts while supporting current of at least 2 or 3 Amps with on resistance of no more than 5.0 or 5.3 mΩ-cm2, respectively, and at least 900 Volts while supporting current of at least 2 or 3 Amps with on resistance of no more than 6.6 or 7.0 mΩ-cm2, respectively.
    • 多场板晶体管包括具有源极,漏极和栅极的有源区域。 源极和栅极之间的第一间隔层和漏极与栅极之间的第二间隔层。 第一间隔层上的第一场板和第二间隔层上的第二场板连接到栅极。 连接到源极的第三场板位于第三间隔层上,第三间隔层位于栅极上,第一和第二场板和间隔层。 晶体管显示至少600伏特的阻断电压,同时支持至少2或3安培的电流,分别具有不超过5.0或5.3mΩ/ cm 2的导通电阻和至少900V的电流,同时支持至少2的电流 或3安培,导通电阻分别不超过6.6或7.0 m&OHgr; -cm2。
    • 50. 发明申请
    • HIGH VOLTAGE GAN TRANSISTOR
    • 高电压晶体管
    • US20120223366A1
    • 2012-09-06
    • US13445632
    • 2012-04-12
    • Yifeng WuPrimit ParikhUmesh Mishra
    • Yifeng WuPrimit ParikhUmesh Mishra
    • H01L29/778H01L29/78
    • H01L29/7787H01L29/2003H01L29/404H01L29/66462H01L29/7786
    • A multiple field plate transistor includes an active region, with a source, drain, and gate. A first spacer layer is between the source and the gate and a second spacer layer between the drain and the gate. A first field plate on the first spacer layer and a second field plate on the second spacer layer are connected to the gate. A third field plate connected to the source is on a third spacer layer, which is on the gate and the first and second field plates and spacer layers. The transistor exhibits a blocking voltage of at least 600 Volts while supporting current of at least 2 or 3 Amps with on resistance of no more than 5.0 or 5.3 mΩ-cm2, respectively, and at least 900 Volts while supporting current of at least 2 or 3 Amps with on resistance of no more than 6.6 or 7.0 mΩ-cm2, respectively.
    • 多场板晶体管包括具有源极,漏极和栅极的有源区域。 源极和栅极之间的第一间隔层和漏极与栅极之间的第二间隔层。 第一间隔层上的第一场板和第二间隔层上的第二场板连接到栅极。 连接到源极的第三场板位于第三间隔层上,第三间隔层位于栅极上,第一和第二场板和间隔层。 晶体管显示至少600伏特的阻断电压,同时支持至少2或3安培的电流,分别具有不超过5.0或5.3mΩ/ cm 2的导通电阻和至少900V的电流,同时支持至少2的电流 或3安培,导通电阻分别不超过6.6或7.0 m&OHgr; -cm2。