会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 21. 发明授权
    • Method and apparatus for selectively compacting test responses
    • 用于选择性压实测试响应的方法和装置
    • US06829740B2
    • 2004-12-07
    • US10354576
    • 2003-01-29
    • Janusz RajskiMark KassabNilanjan MukherjeeJerzy Tyszer
    • Janusz RajskiMark KassabNilanjan MukherjeeJerzy Tyszer
    • G01R3128
    • G01R31/318547
    • A method and apparatus to compact test responses containing unknown values or multiple fault effects in a deterministic test environment. The proposed selective compactor employs a linear compactor with selection circuitry for selectively passing test responses to the compactor. In one embodiment, gating logic is controlled by a control register, a decoder, and flag registers. This circuitry, in conjunction with any conventional parallel test-response compaction scheme, allows control circuitry to selectively enable serial outputs of desired scan chains to be fed into a parallel compactor at a particular clock rate. A first flag register determines whether all, or only some, scan chain outputs are enabled and fed through the compactor. A second flag register determines if the scan chain selected by the selector register is enabled and all other scan chains are disabled, or the selected scan chain is disabled and all other scan chains are enabled. Other embodiments allow selective masking of a variable number of scan chain outputs.
    • 一种在确定性测试环境中压缩包含未知值或多个故障效应的测试响应的方法和装置。 所提出的选择性压实机采用具有用于选择性地将测试响应传递给压实机的选择电路的线性压实机。 在一个实施例中,门控逻辑由控制寄存器,解码器和标志寄存器控制。 该电路结合任何常规的并行测试响应压缩方案,允许控制电路选择性地使所需扫描链的串行输出以特定时钟速率馈送到并联压实机。 第一个标志寄存器确定是否启用所有或只有一些扫描链输出并通过压实器馈送。 第二个标志寄存器确定选择器寄存器选择的扫描链是否启用,所有其他扫描链是禁用的,还是禁用所选扫描链,并启用所有其他扫描链。 其他实施例允许对可变数目的扫描链输出的选择性掩蔽。
    • 23. 发明授权
    • Test pattern compression for an integrated circuit test environment
    • 用于集成电路测试环境的测试模式压缩
    • US07900104B2
    • 2011-03-01
    • US12405409
    • 2009-03-17
    • Janusz RajskiMark KassabNilanjan MukherjeeJerzy Tyszer
    • Janusz RajskiMark KassabNilanjan MukherjeeJerzy Tyszer
    • G01R31/28
    • G01R31/318335G01R31/318371G01R31/318547
    • A method for compressing test patterns to be applied to scan chains in a circuit under test. The method includes generating symbolic expressions that are associated with scan cells within the scan chains. The symbolic expressions are created by assigning variables to bits on external input channels supplied to the circuit under test. Using symbolic simulation, the variables are applied to a decompressor to obtain the symbolic expressions. A test cube is created using a deterministic pattern that assigns values to the scan cells to test faults within the integrated circuit. A set of equations is formulated by equating the assigned values in the test cube to the symbolic expressions associated with the corresponding scan cell. The equations are solved to obtain the compressed test pattern.
    • 一种用于压缩被测电路中扫描链应用的测试图案的方法。 该方法包括生成与扫描链内的扫描单元相关联的符号表达式。 通过将变量分配给提供给被测电路的外部输入通道上的位来创建符号表达式。 使用符号仿真,将变量应用于解压缩器以获取符号表达式。 使用确定性模式创建测试立方体,该模式为扫描单元分配值以测试集成电路中的故障。 通过将测试立方体中的分配值与与相应扫描单元相关联的符号表达式进行等价来表示一组方程式。 求解等式以获得压缩测试图案。
    • 24. 发明授权
    • Continuous application and decompression of test patterns to a circuit-under-test
    • 将测试模式连续应用和解压缩到被测电路
    • US07877656B2
    • 2011-01-25
    • US12352994
    • 2009-01-13
    • Janusz RajskiMark KassabNilanjan MukherjeeJerzy Tyszer
    • Janusz RajskiMark KassabNilanjan MukherjeeJerzy Tyszer
    • G01R31/28
    • G01R31/318335G01R31/31813G01R31/318547
    • A method for applying test patterns to scan chains in a circuit-under-test. The method includes providing a compressed test pattern of bits; decompressing the compressed test pattern into a decompressed test pattern of bits as the compressed test pattern is being provided; and applying the decompressed test pattern to scan chains of the circuit-under-test. The actions of providing the compressed test pattern, decompressing the compressed test pattern, and applying the decompressed pattern are performed synchronously at the same or different clock rates, depending on the way in which the decompressed bits are to be generated. A circuit that performs the decompression includes a decompressor such as a linear feedbackstate machine adapted to receive a compressed test pattern of bits. The decompressor decompresses the test pattern into a decompressed test pattern of bits as the compressed test pattern is being received. The circuit further includes scan chains for testing circuit logic, the scan chains coupled to the decompressor and adapted to receive the decompressed test pattern.
    • 在测试电路中将测试图案应用于扫描链的方法。 该方法包括提供比特的压缩测试模式; 将压缩的测试图案解压缩为被提供的压缩测试图案的解压缩测试图案; 以及将解压缩的测试图案应用于扫描电路被测电路。 取决于要生成解压缩位的方式,以相同或不同的时钟速率同步地执行提供压缩测试模式,解压缩压缩测试模式和应用解压缩模式的动作。 执行解压缩的电路包括解压缩器,例如适于接收压缩的比特测试模式的线性反馈状态机。 解压缩器将压缩的测试模式正在接收时,将测试模式解压缩为解压缩的位测试模式。 电路还包括用于测试电路逻辑的扫描链,扫描链耦合到解压缩器并适于接收解压缩的测试图案。
    • 25. 发明申请
    • METHOD AND APPARATUS FOR SELECTIVELY COMPACTING TEST RESPONSES
    • 选择性测试反应的方法和装置
    • US20090228749A1
    • 2009-09-10
    • US12396377
    • 2009-03-02
    • Janusz RajskiMark KassabNilanjan MukherjeeJerzy Tyszer
    • Janusz RajskiMark KassabNilanjan MukherjeeJerzy Tyszer
    • G01R31/3177G06F11/25
    • G01R31/318547
    • A method and apparatus to compact test responses containing unknown values or multiple fault effects in a deterministic test environment. The proposed selective compactor employs a linear compactor with selection circuitry for selectively passing test responses to the compactor. In one embodiment, gating logic is controlled by a control register, a decoder, and flag registers. This circuitry, in conjunction with any conventional parallel test-response compaction scheme, allows control circuitry to selectively enable serial outputs of desired scan chains to be fed into a parallel compactor at a particular clock rate. A first flag register determines whether all, or only some, scan chain outputs are enabled and fed through the compactor. A second flag register determines if the scan chain selected by the selector register is enabled and all other scan chains are disabled, or the selected scan chain is disabled and all other scan chains are enabled. Other embodiments allow selective masking of a variable number of scan chain outputs.
    • 一种在确定性测试环境中压缩包含未知值或多个故障效应的测试响应的方法和装置。 所提出的选择性压实机采用具有用于选择性地将测试响应传递给压实机的选择电路的线性压实机。 在一个实施例中,门控逻辑由控制寄存器,解码器和标志寄存器控制。 该电路结合任何常规的并行测试响应压缩方案,允许控制电路选择性地使所需扫描链的串行输出以特定时钟速率馈送到并联压实机。 第一个标志寄存器确定是否启用所有或只有一些扫描链输出并通过压实器馈送。 第二个标志寄存器确定选择器寄存器选择的扫描链是否启用,所有其他扫描链是禁用的,还是禁用所选扫描链,并启用所有其他扫描链。 其他实施例允许对可变数目的扫描链输出的选择性掩蔽。
    • 27. 发明授权
    • Continuous application and decompression of test patterns to a circuit-under-test
    • 将测试模式连续应用和解压缩到被测电路
    • US07478296B2
    • 2009-01-13
    • US10354633
    • 2003-01-29
    • Janusz RajskiMark KassabNilanjan MukherjeeJerzy Tyszer
    • Janusz RajskiMark KassabNilanjan MukherjeeJerzy Tyszer
    • G01R31/28
    • G01R31/318335G01R31/31813G01R31/318547
    • A method for applying test patterns to scan chains in a circuit-under-test. The method includes providing a compressed test pattern of bits; decompressing the compressed test pattern into a decompressed test pattern of bits as the compressed test pattern is being provided; and applying the decompressed test pattern to scan chains of the circuit-under-test. The actions of providing the compressed test pattern, decompressing the compressed test pattern, and applying the decompressed pattern are performed synchronously at the same or different clock rates, depending on the way in which the decompressed bits are to be generated. A circuit that performs the decompression includes a decompressor such as a linear feedbackstate machine adapted to receive a compressed test pattern of bits. The decompressor decompresses the test pattern into a decompressed test pattern of bits as the compressed test pattern is being received. The circuit further includes scan chains for testing circuit logic, the scan chains coupled to the decompressor and adapted to receive the decompressed test pattern.
    • 在测试电路中将测试图案应用于扫描链的方法。 该方法包括提供比特的压缩测试模式; 将压缩的测试图案解压缩为被提供的压缩测试图案的解压缩测试图案; 以及将解压缩的测试图案应用于扫描电路被测电路。 取决于要生成解压缩位的方式,以相同或不同的时钟速率同步地执行提供压缩测试模式,解压缩压缩测试模式和应用解压缩模式的动作。 执行解压缩的电路包括解压缩器,例如适于接收压缩的比特测试模式的线性反馈状态机。 解压缩器将压缩的测试模式正在接收时,将测试模式解压缩为解压缩的位测试模式。 电路还包括用于测试电路逻辑的扫描链,扫描链耦合到解压缩器并且适于接收解压缩的测试图案。
    • 28. 发明授权
    • Method for synthesizing linear finite state machines
    • 线性有限状态机的合成方法
    • US07260591B2
    • 2007-08-21
    • US10781031
    • 2004-02-17
    • Janusz RajskiJerzy TyszerMark KassabNilanjan Mukherjee
    • Janusz RajskiJerzy TyszerMark KassabNilanjan Mukherjee
    • G06F7/58
    • G06F7/584G06F2207/583H03K3/84
    • Method and apparatus for synthesizing high-performance linear finite state machines (LFSMs) such as linear feedback shift registers (LFSRs) or cellular automata (CA). Given a characteristic polynomial for the circuit, the method obtains an original LFSM circuit such as a type I or type II LFSR. Feedback connections within the original circuit are then determined. Subsequently, a number of transformations that shift the feedback connections can be applied in such a way that properties of the original circuit are preserved in a modified LFSM circuit. In particular, if the original circuit is represented by a primitive characteristic polynomial, the method preserves the maximum-length property of the original circuit in the modified circuit and enables the modified circuit to produce the same m-sequence as the original circuit. Through the various transformations, a modified LFSM circuit can be created that provides higher performance through shorter feedback connection lines, fewer levels of logic, and lower internal fan-out.
    • 用于合成诸如线性反馈移位寄存器(LFSR)或细胞自动机(CA)的高性能线性有限状态机(LFSM)的方法和装置。 给定电路的特征多项式,该方法获得原始的LFSM电路,如I型或II型LFSR。 然后确定原始电路内的反馈连接。 随后,可以以使原始电路的特性保留在修改的LFSM电路中的方式来应用移动反馈连接的多个变换。 特别地,如果原始电路由原始特征多项式表示,则该方法保留修改电路中原始电路的最大长度特性,并使修改电路能够产生与原始电路相同的m序列。 通过各种转换,可以创建一个修改后的LFSM电路,通过较短的反馈连接线路提供更高的性能,更低的逻辑电平和更低的内部扇出。
    • 30. 发明授权
    • Method for synthesizing linear finite state machines
    • 线性有限状态机的合成方法
    • US06708192B2
    • 2004-03-16
    • US10346699
    • 2003-01-16
    • Janusz RajskiMark KassabNilanjan MukherjeeJerzy Tyszer
    • Janusz RajskiMark KassabNilanjan MukherjeeJerzy Tyszer
    • G06F102
    • G06F7/584G06F2207/583H03K3/84
    • Method and apparatus for synthesizing high-performance linear finite state machines (LFSMs) such as linear feedback shift registers (LFSRs) or cellular automata (CA). Given a characteristic polynomial for the circuit, the method obtains an original LFSM circuit such as a type I or type II LFSR. Feedback connections within the original circuit are then determined. Subsequently, a number of transformations that shift the feedback connections can be applied in such a way that properties of the original circuit are preserved in a modified LFSM circuit. In particular, if the original circuit is represented by a primitive characteristic polynomial, the method preserves the maximum-length property of the original circuit in the modified circuit and enables the modified circuit to produce the same m-sequence as the original circuit. Through the various transformations, a modified LFSM circuit can be created that provides higher performance through shorter feedback connection lines, fewer levels of logic, and lower internal fan-out.
    • 用于合成诸如线性反馈移位寄存器(LFSR)或细胞自动机(CA)的高性能线性有限状态机(LFSM)的方法和装置。 给定电路的特征多项式,该方法获得原始的LFSM电路,如I型或II型LFSR。 然后确定原始电路内的反馈连接。 随后,可以以使原始电路的特性保留在修改的LFSM电路中的方式来应用移动反馈连接的多个变换。 特别地,如果原始电路由原始特征多项式表示,则该方法保留修改电路中原始电路的最大长度特性,并使修改电路能够产生与原始电路相同的m序列。 通过各种转换,可以创建一个修改后的LFSM电路,通过较短的反馈连接线路提供更高的性能,更低的逻辑电平和更低的内部扇出。