会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 23. 发明授权
    • Clock duty cycle measurement with charge pump without using reference clock calibration
    • 使用电荷泵进行时钟占空比测量,无需使用参考时钟校准
    • US08041537B2
    • 2011-10-18
    • US12163081
    • 2008-06-27
    • Jieming QiEskinder HailuDavid William BoerstlerMasaaki Kaneko
    • Jieming QiEskinder HailuDavid William BoerstlerMasaaki Kaneko
    • G04F1/00
    • H03K5/1565
    • Embodiments of the disclosure provide systems and methods for clock duty cycle measurement. A clock signal and a complement of the clock signal are provided to a charge pump during first and second predetermined timing windows. A charge pump is operable to generate first and second output voltages in response to the clock signal and the complement of the clock signal during the first and second timing windows, respectively. In addition a predetermined positive voltage and a ground voltage are applied to the charge pump during predetermined third and fourth timing windows, respectively. The charge pump is operable to generate third and fourth output voltage signals corresponding to the predetermined positive and ground voltages during the third and fourth timing windows, respectively. The first, second, third and fourth voltages are then used to calculate the duty cycle of the clock.
    • 本公开的实施例提供了用于时钟占空比测量的系统和方法。 时钟信号和时钟信号的补码在第一和第二预定定时窗口期间提供给电荷泵。 电荷泵可操作以分别在第一和第二定时窗口期间响应于时钟信号和时钟信号的补码产生第一和第二输出电压。 此外,预定的正电压和接地电压分别在预定的第三和第四定时窗口期间施加到电荷泵。 电荷泵可操作以分别在第三和第四定时窗口期间产生对应于预定正电压和接地电压的第三和第四输出电压信号。 然后,使用第一,第二,第三和第四电压来计算时钟的占空比。
    • 24. 发明授权
    • Structure for a programmable interpolative voltage controlled oscillator with adjustable range
    • 具有可调范围的可编程内插压控振荡器的结构
    • US07969250B2
    • 2011-06-28
    • US12129811
    • 2008-05-30
    • David W. BoerstlerEskinder HailuMasaaki KanekoJieming Qi
    • David W. BoerstlerEskinder HailuMasaaki KanekoJieming Qi
    • H03B27/00
    • H03L7/183H03L7/0998
    • A design structure for a programmable interpolative voltage controlled oscillator (VCO) with adjustable frequency range output is provided. Programmable delay cells whose size is modifiable based on control inputs to the programmable delay cells are utilized. A different set of control inputs may be provided to programmable delay cells of an inner sub-ring from the set of control inputs provided to programmable delay cells of a main ring of the VCO. The minimum frequency output of the VCO is governed by the main ring programmable delay cell strength with the maximum frequency output of the VCO being governed by a ratio of strengths of the main ring programmable delay cells to the inner sub-ring programmable delay cell. By modifying the control inputs to the inner sub-ring and main ring programmable delay cells, the minimum and maximum frequency outputs, and thus the range between these two frequency outputs, are made programmable.
    • 提供了具有可调频率范围输出的可编程内插压控振荡器(VCO)的设计结构。 利用基于可编程延迟单元的控制输入来修改尺寸的可编程延迟单元。 从提供给VCO的主环的可编程延迟单元的控制输入的集合可以向内部子环的可编程延迟单元提供不同的一组控制输入。 VCO的最小频率输出由主环路可编程延迟单元强度控制,VCO的最大频率输出由主环可编程延迟单元与内部子环可编程延迟单元的强度比控制。 通过修改内部子环和主环可编程延迟单元的控制输入,可以将最小和最大频率输出,从而将这两个频率输出之间的范围编程为可编程。
    • 25. 发明授权
    • Structure for a duty cycle measurement circuit
    • 占空比测量电路的结构
    • US07917318B2
    • 2011-03-29
    • US12129980
    • 2008-05-30
    • David W. BoerstlerEskinder HailuMasaaki KanekoJieming QiBin Wan
    • David W. BoerstlerEskinder HailuMasaaki KanekoJieming QiBin Wan
    • G01R13/00
    • H03K5/1565G01R31/31727
    • A design structure for a circuit for measuring the absolute duty cycle of a signal anywhere on an integrated circuit device is provided. The circuit has a plurality of substantially identical pulse shaper elements, each of which expand the pulse of an input signal whose duty cycle is to be measured by a same amount. The outputs of the pulse shaper elements may be coupled to substantially identical divider circuits whose outputs are coupled to a multiplexer that selects two inputs for output to a set of master/slave configured flip-flops, one input serving as a clock and the other as data to the flip-flops. The flip-flops sample the divider outputs selected by the multiplexer to detect if the dividers have failed or not. The outputs of the flip-flops are provided to an XOR gate which outputs a duty cycle signal indicative of the duty cycle of the input signal.
    • 提供了用于测量集成电路装置上任何地方的信号的绝对占空比的电路的设计结构。 该电路具有多个基本上相同的脉冲整形器元件,每个脉冲整形器元件使占空比要被测量相同量的输入信号的脉冲扩展。 脉冲整形器元件的输出可以耦合到基本相同的分频器电路,其输出耦合到多路复用器,其选择两个输入以输出到一组主/从配置的触发器,一个输入用作时钟,另一个作为时钟,另一个作为 数据到触发器。 触发器对由多路复用器选择的分频器输出进行采样,以检测分频器是否发生故障。 触发器的输出被提供给异或门,其输出表示输入信号的占空比的占空比信号。
    • 26. 发明授权
    • Duty cycle measurement for various signals throughout an integrated circuit device
    • 整个集成电路设备中各种信号的占空比测量
    • US07895005B2
    • 2011-02-22
    • US11942966
    • 2007-11-20
    • David W. BoerstlerEskinder HailuMasaaki KanekoJieming QiBin Wan
    • David W. BoerstlerEskinder HailuMasaaki KanekoJieming QiBin Wan
    • G01R13/00
    • G01R29/02G01R31/31725
    • A mechanism is provided for measuring the absolute duty cycle of a signal anywhere on an integrated circuit device. The mechanism employs a circuit having a plurality of substantially identical pulse shaper elements, each of which expand the pulse of an input signal whose duty cycle is to be measured by a same amount. The outputs of the pulse shaper elements may be coupled to substantially identical divider circuits whose outputs are coupled to a multiplexer that selects two inputs for output to a set of master/slave configured flip-flops, one input serving as a clock and the other as data to the flip-flops. The flip-flops sample the divider outputs selected by the multiplexer to detect if the dividers have failed or not. The outputs of the flip-flops are provided to an XOR gate which outputs a duty cycle signal indicative of the duty cycle of the input signal.
    • 提供了用于测量集成电路设备上任何地方的信号的绝对占空比的机制。 该机构采用具有多个基本相同的脉冲整形器元件的电路,每个脉冲整形器元件的占空比将被测量相同量的输入信号的脉冲。 脉冲整形器元件的输出可以耦合到基本相同的分频器电路,其输出耦合到多路复用器,其选择两个输入以输出到一组主/从配置的触发器,一个输入用作时钟,另一个作为时钟,另一个作为 数据到触发器。 触发器对由多路复用器选择的分频器输出进行采样,以检测分频器是否发生故障。 触发器的输出被提供给异或门,其输出表示输入信号的占空比的占空比信号。
    • 28. 发明授权
    • Design structure for a duty cycle measurement apparatus that operates in a calibration mode and a test mode
    • 用于在校准模式和测试模式下工作的占空比测量装置的设计结构
    • US07646177B2
    • 2010-01-12
    • US12347853
    • 2008-12-31
    • David William BoerstlerEskinder HailuJieming Qi
    • David William BoerstlerEskinder HailuJieming Qi
    • H02J7/00
    • G01R31/31727
    • A design structure for an on-chip duty cycle measurement system may be embodied in a machine readable medium for designing, manufacturing or testing an integrated circuit. The design structure may embody an apparatus that measures the duty cycle of a reference clock signal that a clock circuit supplies to a duty cycle measurement (DCM) circuit. The design structure may specify that the DCM circuit includes a capacitor driven by a charge pump and that a reference clock signal drives the charge pump. The design structure may specify that the clock circuit varies the duty cycle of the reference clock signal among a number of known duty cycle values. The design structure may specify that the DCM circuit stores resultant capacitor voltage values corresponding to each of the known duty cycle values in a data store. The DCM circuit may apply a test clock signal having an unknown duty cycle to the capacitor via the charge pump, thus charging the capacitor to a new voltage value that corresponds to the duty cycle of the test clock signal. The design structure may specify that control software accesses the data store to determine the duty cycle to which the test clock signal corresponds.
    • 用于片上占空比测量系统的设计结构可以体现在用于设计,制造或测试集成电路的机器可读介质中。 该设计结构可以体现测量时钟电路提供给占空比测量(DCM)电路的参考时钟信号的占空比的装置。 设计结构可以指定DCM电路包括由电荷泵驱动的电容器,并且参考时钟信号驱动电荷泵。 设计结构可以指定时钟电路在多个已知占空比值之间改变参考时钟信号的占空比。 该设计结构可以指定DCM电路将对应于每个已知占空比值的合成电容电压值存储在数据存储器中。 DCM电路可以通过电荷泵向电容器施加具有未知占空比的测试时钟信号,从而将电容器充电到对应于测试时钟信号的占空比的新电压值。 设计结构可以指定控制软件访问数据存储以确定测试时钟信号对应的占空比。