会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 11. 发明授权
    • Packet transfer unit
    • 分组传送单元
    • US07924833B2
    • 2011-04-12
    • US12385357
    • 2009-04-06
    • Tatsuo KanetakeKazuo SugaiTakashi Kumagai
    • Tatsuo KanetakeKazuo SugaiTakashi Kumagai
    • H04L12/28H04L12/56
    • H04L49/552H04L49/3009H04L49/354
    • The present invention relates to a packet transfer unit, which comprises a search key memory that stores a search key for a transfer destination of a packet and verification information generated from the search key, in association with a storage location of transfer information memorized in a transfer information memory, wherein a transfer information acquisition unit searches the search key memory by using the search key generated based on the header information and the verification information generated from the search key, acquires storage location information of the transfer information from the search key memory when a match with the search key and the verification information memorized in the search key memory is found, and acquires the transfer information stored in the transfer information memory based on the acquired storage location information, and wherein a transfer unit transfers the packet based on the acquired transfer information.
    • 本发明涉及一种分组传送单元,其包括搜索密钥存储器,其存储用于分组的传送目的地的搜索关键字和从搜索关键字生成的验证信息,与存储在传送中的传送信息的存储位置相关联 信息存储器,其中传送信息获取单元通过使用基于标题信息生成的搜索关键字和从搜索关键字生成的验证信息来搜索搜索关键字存储器,当搜索关键字存储器 找到与搜索关键字相匹配的存储位置信息和存储在搜索关键字存储器中的验证信息,并且基于所获取的存储位置信息获取存储在传送信息存储器中的传送信息,并且其中传送单元基于所获取的传送 信息。
    • 14. 发明授权
    • Integrated circuit device and electronic device
    • 集成电路器件和电子器件
    • US07391668B2
    • 2008-06-24
    • US11468548
    • 2006-08-30
    • Kanji NatoriKimihiro MaemuraTakashi Kumagai
    • Kanji NatoriKimihiro MaemuraTakashi Kumagai
    • G11C8/00
    • G09G3/3611G09G3/3648G09G2320/08G11C16/0433
    • An integrated circuit device, a first direction being a direction extending from a first side which is a shorter side of the integrated circuit device to a third side opposed to the first side, a second direction being a direction extending from a second side which is a longer side of the integrated circuit device to a fourth side opposed to the second side, includes: a first to a Nth circuit blocks (N is an integer more than 2) arranged in the first direction. One of the first to the Nth circuit blocks is a programmable ROM block in which at least a part of data programmed is stored by a user; the programmable ROM block includes a plurality of word lines, a plurality of bit lines, and a plurality of memory cells connected to the plurality of word lines and the plurality of bit lines; and the plurality of word lines extend in the second direction.
    • 集成电路器件,第一方向是从集成电路器件的短边的第一侧延伸到与第一侧相对的第三侧的方向,第二方向是从第二侧延伸的方向,第二侧为 集成电路器件的长边与第二侧相对的第四侧包括:沿第一方向布置的第一至第N电路块(N为大于2的整数)。 第一至第N电路块之一是可编程ROM块,其中编程的数据的至少一部分由用户存储; 可编程ROM块包括多个字线,多个位线和连接到多个字线和多个位线的多个存储器单元; 并且所述多个字线在所述第二方向上延伸。
    • 15. 发明申请
    • Integrated circuit device and electronic instrument
    • 集成电路器件和电子仪器
    • US20070013685A1
    • 2007-01-18
    • US11270694
    • 2005-11-10
    • Satoru KodairaNoboru ItomiShuji KawaguchiTakashi KumagaiHisanobu IshiyamaKazuhiro Maekawa
    • Satoru KodairaNoboru ItomiShuji KawaguchiTakashi KumagaiHisanobu IshiyamaKazuhiro Maekawa
    • G09G5/00
    • G09G3/2007G09G2310/027G09G2360/18
    • An integrated circuit device having a display memory, wherein a plurality of first power supply interconnects VSSL for supplying a first power supply voltage VSS to memory cells MC are formed in a metal interconnect layer in which a plurality of wordlines WL are formed; and wherein a plurality of second power supply interconnects VDDL for supplying a second power supply voltage VDD to the memory cells are formed in another metal interconnect layer in which a plurality of bitlines BL are formed, the second power supply voltage VDD being higher than the first power supply voltage VSS. A plurality of bitline protection interconnects SHD are formed in a layer above the bitlines BL, and each of the bitline protection interconnects SHD at least partially covers one of the bitlines BL in a plan view. A third power supply interconnect GL for supplying a third power supply voltage to circuits other than the display memory are formed in a layer above the bitline protection interconnects SHD, the third power supply voltage being higher than the second power supply voltage VDD.
    • 一种具有显示存储器的集成电路器件,其中在形成有多个字线WL的金属互连层中形成有用于向存储单元MC提供第一电源电压VSS的多个第一电源互连VSSL; 并且其中,在形成有多个位线BL的另一个金属互连层中形成有用于将第二电源电压VDD提供给存储单元的多个第二电源互连VDDL,第二电源电压VDD高于第一电源电压VDD 电源电压VSS。 多个位线保护互连SHD形成在位线BL上方的层中,并且每个位线保护互连SHD在平面图中至少部分地覆盖位线BL之一。 用于将第三电源电压提供给除了显示存储器之外的电路的第三电源互连GL形成在位线保护互连SHD上方的层中,第三电源电压高于第二电源电压VDD。