会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 91. 发明申请
    • Method of forming a CMOS structure having gate insulation films of different thicknesses
    • 形成具有不同厚度的栅极绝缘膜的CMOS结构的方法
    • US20050190608A1
    • 2005-09-01
    • US11118951
    • 2005-05-02
    • Nozomu MatsuzakiHiroyuki MizunoMasashi Horiguchi
    • Nozomu MatsuzakiHiroyuki MizunoMasashi Horiguchi
    • H01L21/8234H01L27/088G11C11/34
    • H01L21/823857B82Y99/00H01L21/82345H01L21/823462H01L21/823468H01L21/82385H01L27/088H01L27/0883H01L29/42364Y10S438/981Y10S977/936
    • The present invention is drawn to a semiconductor integrated circuit device employing employs on the same silicon substrate a plurality of kinds of MOS transistors with different in magnitudes of tunnel current flowing either between the source and gate or between the drain and gate thereof. These MOS transistors include tunnel-current increased MOS transistors at least one of which is for use in constituting a main circuit of the device. The plurality of kinds of MOS transistors also include tunnel-current reduced or depleted MOS transistors at least one of which is for use with a control circuit. This control circuit is inserted between the main circuit and at least one of the two power supply units. The control circuit is responsive to receipt of a control signal supplied thereto for controlling the flow of a current either between the source and gate or between the drain and gate of the tunnel current increased MOS transistor for use with the main circuit in such a way that the current flow is selectively permitted during certain time period and that it is inhibited during another period.
    • 本发明涉及一种半导体集成电路器件,其采用在同一硅衬底上采用在源极和栅极之间或其漏极和栅极之间流动的隧道电流大小不同的多种MOS晶体管。 这些MOS晶体管包括隧道电流增加的MOS晶体管,其中至少一个用于构成器件的主电路。 多种MOS晶体管还包括隧道电流减少或耗尽的MOS晶体管,其中至少一个用于控制电路。 该控制电路插入在主电路和两个电源单元中的至少一个之间。 控制电路响应于接收到提供给其的控制信号,以控制在主电路使用的隧道电流增加的MOS晶体管的源极和栅极之间或漏极和栅极之间的电流的流动, 在一段时间内选择性地允许电流,并且在另一时段期间被禁止。
    • 93. 发明授权
    • Method of forming a CMOS structure having gate insulation films of different thicknesses
    • 形成具有不同厚度的栅极绝缘膜的CMOS结构的方法
    • US06500715B2
    • 2002-12-31
    • US09852793
    • 2001-05-11
    • Nozomu MatsuzakiHiroyuki MizunoMasashi Horiguchi
    • Nozomu MatsuzakiHiroyuki MizunoMasashi Horiguchi
    • H01L218234
    • H01L21/823857B82Y99/00H01L21/82345H01L21/823462H01L21/823468H01L21/82385H01L27/088H01L27/0883H01L29/42364Y10S438/981Y10S977/936
    • The present invention is drawn to a semiconductor integrated circuit device employing on the same silicon substrate a plurality of kinds of MOS transistors different in magnitude of tunnel current flowing either between the source and gate or between the drain and gate thereof. These MOS transistors include tunnel-current increased MOS transistors at least one of which is for use in constituting a main circuit of the device. The plurality of kinds of MOS transistors also include tunnel-current reduced or depleted MOS transistors at least one of which is for use with a control circuit. This control circuit is inserted between the main circuit and at least one of two power supply units. The control circuit is responsive to receipt of a control signal supplied thereto for controlling the flow of a current either between the source and gate or between the drain and gate of the tunnel-current increased MOS transistor for use with the main circuit in such a way that the current flow is selectively permitted during certain time period and that it is inhibited during another period.
    • 本发明涉及一种半导体集成电路器件,该半导体集成电路器件在相同的硅衬底上采用在源极和栅极之间或其漏极和栅极之间流动的隧道电流大小不同的多种MOS晶体管。 这些MOS晶体管包括隧道电流增加的MOS晶体管,其中至少一个用于构成器件的主电路。 多种MOS晶体管还包括隧道电流减小或耗尽的MOS晶体管,其中至少一个用于控制电路。 该控制电路插入在主电路和两个电源单元中的至少一个之间。 控制电路响应于接收到提供给其的控制信号,以控制在主电路使用的隧道电流增加的MOS晶体管的源极和栅极之间或漏极和栅极之间的电流的流动,以这种方式 在一段时间内选择性地允许电流,并且在另一个时间段内禁止电流。