会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 91. 发明申请
    • SEMICONDUCTOR COMPONENT WITH MIM CAPACITOR
    • 具有MIM电容器的半导体元件
    • US20090294907A1
    • 2009-12-03
    • US12131728
    • 2008-06-02
    • Stefan TegenKlaus MuemmlerPeter BaarsOdo Wunnicke
    • Stefan TegenKlaus MuemmlerPeter BaarsOdo Wunnicke
    • H01L29/94H01L21/20
    • H01L28/90H01L28/86
    • A structure and method of forming a capacitor is described. In one embodiment, the capacitor includes a cylindrical first electrode having an inner portion bounded by a bottom surface and an inner sidewall surface, the first electrode further having an outer sidewall, the first electrode being formed from a conductive material. An insulating fill material is disposed within the inner portion of the first electrode. A capacitor dielectric is disposed adjacent at least a portion of the outer sidewall of the first electrode. A second electrode is disposed adjacent the outer sidewall of the first electrode and separated therefrom by the capacitor dielectric. The second electrode is not formed within the inner portion of the first electrode.
    • 描述形成电容器的结构和方法。 在一个实施例中,电容器包括圆柱形第一电极,其具有由底表面和内侧壁表面限定的内部部分,第一电极还具有外侧壁,第一电极由导电材料形成。 绝缘填充材料设置在第一电极的内部部分内。 电容器电介质设置在第一电极的外侧壁的至少一部分附近。 第二电极邻近第一电极的外侧壁设置,并由电容器电介质分离。 第二电极不形成在第一电极的内部。
    • 93. 发明授权
    • Method of manufacturing a field effect transistor device with recessed channel and corner gate device
    • 具有凹槽和角栅装置的场效应晶体管器件的制造方法
    • US07371645B2
    • 2008-05-13
    • US11321450
    • 2005-12-30
    • Klaus MuemmlerPeter BaarsStefan Tegen
    • Klaus MuemmlerPeter BaarsStefan Tegen
    • H01L21/336H01L21/8242H01L27/108H01L29/76H01L29/94
    • H01L29/66621H01L27/10876H01L29/4236H01L29/66545H01L29/66553
    • Fabrication of recessed channel array transistors (RCAT) with a corner gate device includes forming pockets between a semiconductor fin that includes a gate groove and neighboring shallow trench isolations that extend along longs sides of the semiconductor fin. A protection liner covers the semiconductor fin and the trench isolations in a bottom portion of the gate groove and the pockets. An insulator collar is formed in the exposed upper sections of the gate groove and the pockets, wherein a lower edge of the insulator collar corresponds to a lower edge of source/drain regions formed within the semiconductor fin. The protection liner is removed. The bottom portion of the gate groove and the pockets are covered with a gate dielectric and a buried gate conductor layer. The protection liner avoids residuals of polycrystalline silicon between the active area in the semiconductor fin and the insulator collar.
    • 具有拐角栅极器件的凹槽通道阵列晶体管(RCAT)的制造包括在包括栅极沟槽的半导体鳍片之间形成凹穴以及沿着半导体鳍片的长边延伸的相邻浅沟槽隔离件。 保护衬套覆盖半导体鳍片和栅极沟槽和凹穴的底部中的沟槽隔离。 绝缘体套环形成在门槽和凹穴的暴露的上部中,其中绝缘体环的下边缘对应于形成在半导体鳍内的源/漏区的下边缘。 保护衬垫被取下。 栅极槽和凹穴的底部被栅极电介质和掩埋栅极导体层覆盖。 保护衬垫避免了半导体鳍片的有源区域和绝缘体套环之间的多晶硅残留。
    • 94. 发明申请
    • Memory Device and Method of Manufacturing the Same
    • 存储器件及其制造方法
    • US20070161277A1
    • 2007-07-12
    • US11678735
    • 2007-02-26
    • Peter BaarsKlaus MuemmlerDaniel Koehler
    • Peter BaarsKlaus MuemmlerDaniel Koehler
    • H01R29/00
    • H01L28/91H01L21/76816H01L27/10817H01L27/10894
    • A memory device includes an array of memory cells and a storage capacitor for storing information. Each memory cell includes an access transistor. The access transistor includes first and second source/drain regions, a channel disposed between the first and the second source/drain regions, and a gate electrode electrically insulated from the channel and adapted to control the conductivity of the channel. The access transistor is at least partially formed in the semiconductor substrate. The storage capacitor is adapted to be accessed by the access transistor. The storage capacitor includes at least first and second storage electrodes and at least a capacitor dielectric disposed between the first and the second storage electrodes. Each of the first and the second storage electrodes is disposed above the substrate surface.
    • 存储器件包括存储单元阵列和用于存储信息的存储电容器。 每个存储单元包括存取晶体管。 存取晶体管包括第一和第二源极/漏极区域,设置在第一和第二源极/漏极区域之间的沟道以及与沟道电绝缘并适于控制沟道的导电性的栅电极。 存取晶体管至少部分地形成在半导体衬底中。 存储电容适于由存取晶体管访问。 存储电容器至少包括第一和第二存储电极以及设置在第一和第二存储电极之间的至少一个电容器电介质。 第一和第二存储电极中的每一个设置在基板表面上方。
    • 96. 发明授权
    • Method of forming conductive contacts on a semiconductor device with embedded memory and the resulting device
    • 在具有嵌入式存储器的半导体器件上形成导电触点的方法以及所得到的器件
    • US09034753B2
    • 2015-05-19
    • US13164272
    • 2011-06-20
    • Till SchloesserPeter Baars
    • Till SchloesserPeter Baars
    • H01L21/4763H01L27/108H01L21/768
    • H01L27/10894H01L21/76816H01L21/76895H01L27/10814H01L27/10855H01L27/10888
    • A method is disclosed that includes forming a conductive logic contact in a logic area of a semiconductor device, forming a bit line contact and a capacitor contact in a memory array of the semiconductor device, and performing at least one first common process to form a first metallization layer comprising a first conductive line in the logic area that is conductively coupled to the conductive logic contact and a bit line in the memory array that is conductively coupled to the bit line contact. The method further includes performing at least one second common process to form a second metallization layer comprising a first conductive structure conductively coupled to the first conductive line in the logic area and a second conductive structure in the memory array that that is conductively coupled to the capacitor contact.
    • 公开了一种方法,其包括在半导体器件的逻辑区域中形成导电逻辑触点,在半导体器件的存储器阵列中形成位线接触和电容器触点,以及执行至少一个第一公共工艺以形成第一 金属化层包括在逻辑区域中的导电耦合到导电逻辑触点的第一导线和存储器阵列中与导线耦合到位线触点的位线。 所述方法还包括执行至少一个第二公共处理以形成第二金属化层,所述第二金属化层包括导电耦合到所述逻辑区域中的所述第一导电线的第一导电结构和所述存储器阵列中的导电耦合到所述电容器的第二导电结构 联系。
    • 97. 发明授权
    • Method of forming contacts for devices with multiple stress liners
    • 形成具有多个应力衬垫的装置的触点的方法
    • US09023696B2
    • 2015-05-05
    • US13116672
    • 2011-05-26
    • Peter BaarsMarco LepperThilo Scheiper
    • Peter BaarsMarco LepperThilo Scheiper
    • H01L21/8238
    • H01L21/823807H01L21/823864H01L21/823871
    • Disclosed herein is a method of forming a semiconductor device. In one example, the method includes performing a first process operation to form a first etch stop layer above a first region of a semiconducting substrate where a first type of transistor device will be formed, and forming a first stress inducing layer at least above the first etch stop layer in the first region, wherein the first stress inducing layer is adapted to induce a stress in a channel region of the first type of transistor. The method further includes, after forming the first etch stop layer, performing a second process operation form a second etch stop layer above a second region of the substrate where a second type of transistor device will be formed, and forming a second stress inducing layer at least above the second etch stop layer in the second region, wherein the second stress inducing layer is adapted to induce a stress in a channel region of the second type of transistor. In one particular example, the first and second etch stop layers may have the same approximate thickness.
    • 本文公开了形成半导体器件的方法。 在一个示例中,该方法包括执行第一处理操作以在半导体衬底的第一区域上方形成第一蚀刻停止层,其中将形成第一类型的晶体管器件,以及形成至少高于第一类型的第一应力诱导层 所述第一区域中的所述蚀刻停止层,其中所述第一应力诱导层适于在所述第一类型晶体管的沟道区域中引起应力。 该方法还包括:在形成第一蚀刻停止层之后,执行第二处理操作,形成第二蚀刻停止层,该第二蚀刻停止层位于衬底的第二区域的第二区域上方,在该第二区域将形成第二类型的晶体管器件,并且形成第二应力诱导层 至少在第二区域中的第二蚀刻停止层上方,其中第二应力诱导层适于在第二类型晶体管的沟道区域中引起应力。 在一个具体示例中,第一和第二蚀刻停止层可以具有相同的近似厚度。