会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Systems and method for improved data retrieval from memory on behalf of bus masters
    • 代表总线主机从内存中改进数据检索的系统和方法
    • US07555609B2
    • 2009-06-30
    • US11553586
    • 2006-10-27
    • Richard DuncanWilliam V. MillerDaniel Davis
    • Richard DuncanWilliam V. MillerDaniel Davis
    • G06F12/00
    • G06F12/0862G06F2212/601
    • Systems and methods are disclosed herein for retrieving data from memory in a computer system. In one example, a memory controller is coupled to a system bus in a computer system that includes bus masters similarly coupled to the system bus. The memory controller is configured to receive requests to read or write data from memory from bus masters of the computer system. If the memory controller receives an initial request from certain bus masters, the memory controller is further configured to anticipate a future request from certain bus masters and prefetch data on behalf of certain bus masters for rapid delivery following a subsequent request to read data from memory submitted by the certain bus masters.
    • 本文公开了用于从计算机系统中的存储器检索数据的系统和方法。 在一个示例中,存储器控制器耦合到计算机系统中的系统总线,其包括类似地耦合到系统总线的总线主控器。 存储器控制器被配置为从计算机系统的总线主机接收从存储器读取或写入数据的请求。 如果存储器控制器接收到来自某些总线主机的初始请求,则存储器控制器被进一步配置成预期来自某些总线主机的将来的请求,并且代表某些总线主机预取数据,以便在随后的从提交的存储器读取数据的请求之后快速传送 由某些公交车主人。
    • 2. 发明申请
    • Systems and Method for Improved Data Retrieval from Memory on Behalf of Bus Masters
    • 用于改进从总线主机内存中检索数据的系统和方法
    • US20080104327A1
    • 2008-05-01
    • US11553586
    • 2006-10-27
    • Richard DuncanWilliam V. MillerDaniel Davis
    • Richard DuncanWilliam V. MillerDaniel Davis
    • G06F12/00
    • G06F12/0862G06F2212/601
    • Systems and methods are disclosed herein for retrieving data from memory in a computer system. In one example, a memory controller is coupled to a system bus in a computer system that includes bus masters similarly coupled to the system bus. The memory controller is configured to receive requests to read or write data from memory from bus masters of the computer system. If the memory controller receives an initial request from certain bus masters, the memory controller is further configured to anticipate a future request from certain bus masters and prefetch data on behalf of certain bus masters for rapid delivery following a subsequent request to read data from memory submitted by the certain bus masters.
    • 本文公开了用于从计算机系统中的存储器检索数据的系统和方法。 在一个示例中,存储器控制器耦合到计算机系统中的系统总线,其包括类似地耦合到系统总线的总线主控器。 存储器控制器被配置为从计算机系统的总线主机接收从存储器读取或写入数据的请求。 如果存储器控制器接收到来自某些总线主机的初始请求,则存储器控制器被进一步配置成预期来自某些总线主机的将来的请求,并且代表某些总线主机预取数据,以便在随后的从提交的存储器读取数据的请求之后快速传送 由某些公交车主人。
    • 8. 发明授权
    • System and method for handling state change conditions by a program status register
    • 通过程序状态寄存器来处理状态变化的系统和方法
    • US07210051B2
    • 2007-04-24
    • US10703279
    • 2003-11-07
    • Paul J. PatchenWilliam V. Miller
    • Paul J. PatchenWilliam V. Miller
    • G06F1/04
    • G06F9/30101G06F9/3863
    • An improved program status register is disclosed with a feature to handle state change for a processor and its memory subsystem. The program status register comprises a clock, at least one update value for updating the program status register to a second value from a first value when an update enable signal is received, a sampled program status register storing the first value of the program status register, and a state change sampling register generating a synchronized state change signal from a state change indication signal and the clock. When the update enable signal is initially received and a state change indication signal is further received thereafter during a first clock cycle, an updated output of the program status register is restored through a first selection module triggered by the synchronized state change signal to the first value in a second clock cycle following the first clock cycle.
    • 公开了一种改进的程序状态寄存器,其具有处理处理器及其存储器子系统的状态改变的特征。 程序状态寄存器包括时钟,用于当接收到更新使能信号时从第一值将程序状态寄存器更新为第二值的至少一个更新值,存储程序状态寄存器的第一值的采样程序状态寄存器, 以及状态改变采样寄存器,其从状态改变指示信号和时钟产生同步状态改变信号。 当在第一时钟周期中最初接收到更新使能信号并且此后进一步接收状态改变指示信号时,通过由同步状态改变信号触发到第一值的第一选择模块恢复程序状态寄存器的更新输出 在第一个时钟周期之后的第二个时钟周期。