基本信息:
- 专利标题: Stacked chip package and method of manufacturing the same
- 申请号:JP2011106804 申请日:2011-05-12
- 公开(公告)号:JP5313292B2 公开(公告)日:2013-10-09
- 发明人: 芳高 佐々木 , 浩幸 伊藤 , 寛 池島 , 淳 飯島
- 申请人: ヘッドウェイテクノロジーズ インコーポレイテッド , 新科實業有限公司SAE Magnetics(H.K.)Ltd.
- 专利权人: ヘッドウェイテクノロジーズ インコーポレイテッド,新科實業有限公司SAE Magnetics(H.K.)Ltd.
- 当前专利权人: ヘッドウェイテクノロジーズ インコーポレイテッド,新科實業有限公司SAE Magnetics(H.K.)Ltd.
- 优先权: US90260010 2010-10-12
- 主分类号: H01L25/065
- IPC分类号: H01L25/065 ; H01L25/07 ; H01L25/18
摘要:
A layered chip package includes a main body. The main body includes a main part, and further includes first terminals and second terminals disposed on the top and bottom surfaces of the main part, respectively. The main part includes first and second layer portions, and through electrodes penetrating them. The through electrodes are electrically connected to the first and second terminals. Each of the layer portions includes a semiconductor chip having a first surface and a second surface opposite thereto, and further includes surface electrodes. The surface electrodes are disposed on a side of the semiconductor chip opposite to the second surface. The first and second layer portions are bonded to each other such that the respective second surfaces face each other. The first terminals are formed by using the surface electrodes of the first layer portion. The second terminals are formed by using the surface electrodes of the second layer portion.
公开/授权文献:
- JP2012084841A Stacked chip package and method of manufacturing the same 公开/授权日:2012-04-26
信息查询:
EspacenetIPC结构图谱:
H | 电学 |
--H01 | 基本电气元件 |
----H01L | 半导体器件;其他类目未包含的电固体器件 |
------H01L25/00 | 由多个单个半导体或其他固态器件组成的组装件 |
--------H01L25/03 | .所有包含在H01L27/00至H01L51/00各组中同一小组内的相同类型的器件,例如整流二极管的组装件 |
----------H01L25/04 | ..不具有单独容器的器件 |
------------H01L25/065 | ...包含在H01L27/00组类型的器件 |