会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 9. 发明申请
    • TECHNIQUES FOR REFRESHING A SEMICONDUCTOR MEMORY DEVICE
    • 用于刷新半导体存储器件的技术
    • WO2011140044A3
    • 2012-02-09
    • PCT/US2011034937
    • 2011-05-03
    • MICRON TECHNOLOGY INC
    • CARMAN ERIC
    • G11C11/406G11C11/401
    • G11C7/00G11C11/403G11C11/406H01L2924/0002H01L2924/00
    • Techniques for refreshing a semiconductor memory device are disclosed. In one particular exemplary embodiment, the techniques may be realized as a method for refreshing a semiconductor memory device may include applying a plurality of voltage potentials to a memory cell in an array of memory cells. Applying a plurality of voltage potentials to the memory cell may include applying a first voltage potential to a first region of the memory cell via a respective source line of the array. Applying a plurality of voltage potentials to the memory cells may also include applying a second voltage potential to a second region of the memory cell via a respective local bit line and a respective selection transistor of the array. Applying a plurality of voltage potentials to the memory cells may further include applying a third voltage potential to a respective word line of the array, wherein the word line may be spaced apart from and capacitively to a body region of the memory cell that may be electrically floating and disposed between the first region and the second region. Applying a plurality of voltage potentials to the memory cells may further include applying a fourth voltage potential to a third region of the memory cell via a respective carrier injection line of the array.
    • 公开了用于刷新半导体存储器件的技术。 在一个特定示例性实施例中,可以实现这些技术,因为用于刷新半导体存储器件的方法可以包括将多个电压电位施加到存储器单元阵列中的存储器单元。 将多个电压电位施加到存储器单元可以包括经由阵列的相应源极线向存储器单元的第一区域施加第一电压电位。 将多个电压电位施加到存储器单元还可以包括经由相应的本地位线和阵列的相应选择晶体管将第二电压电位施加到存储器单元的第二区域。 将多个电压电位施加到存储器单元还可以包括将第三电压电位施加到阵列的相应字线,其中字线可以与存储器单元的体区间隔开并且电容地与电容器电连接 浮置并设置在第一区域和第二区域之间。 将多个电压电位施加到存储器单元还可以包括经由阵列的相应载体注入线将第四电压电位施加到存储器单元的第三区域。