会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明申请
    • USB DRIVE SECURITY SYSTEMS AND METHODS
    • USB驱动器安全系统和方法
    • WO2017172166A1
    • 2017-10-05
    • PCT/US2017/019729
    • 2017-02-27
    • VIEWPOST IP HOLDINGS, LLC
    • PIERSON, ChristopherMCCORMACK, Andrew
    • B60T7/12G05D1/00G06F7/00G06F17/00
    • G06F11/3055G06F11/3027G06F11/3048G06F11/3051G06F13/385G06F13/4072G06F13/4282
    • Systems and methods are presented for detecting, by a universal serial bus (USB) drive operatively coupled with a computing device, power from the computing device, and determining, by the USB drive, that drivers associated with the USB drive have been installed on the computing device. The systems and methods may determine that drivers associated with the USB drive have been installed by sending a digital signal indicating a predetermined keystroke until the USB drive receives a response from the computing device, and receiving, from the computing device, a feedback response to the digital signal indicating the predetermined keystroke has been received. The systems and methods further executing, by the USB drive, a macro to download a payload to the computing device, causing by the USB drive, the payload to execute on the computing device, and causing, by the USB drive, the downloaded payload to be deleted from the computing device.
    • 提出了系统和方法,用于通过与计算设备可操作地耦合的通用串行总线(USB)驱动器检测来自计算设备的电力,并且由USB驱动器确定与 USB驱动器已安装在计算设备上。 系统和方法可以通过发送指示预定击键的数字信号来确定已经安装了与USB驱动器相关联的驱动器,直到USB驱动器从计算设备接收到响应,并且从计算设备接收对 指示已经接收到预定击键的数字信号。 所述系统和方法进一步由所述USB驱动器执行宏以将有效载荷下载到所述计算设备,由所述USB驱动器使所述有效载荷在所述计算设备上执行,并且由所述USB驱动器使所下载的有效载荷 从计算设备中删除。
    • 7. 发明申请
    • SCHEDULED UNIVERSAL SERIAL BUS (USB) LOW-POWER OPERATIONS
    • 调度通用串行总线(USB)低功耗操作
    • WO2016178761A1
    • 2016-11-10
    • PCT/US2016/025477
    • 2016-04-01
    • QUALCOMM INCORPORATED
    • GERBER, NirAMARILIO, LiorGIL, Amit
    • G06F1/32
    • G06F1/3253G06F13/385G06F2213/0042Y02D10/151
    • Aspects disclosed in the detailed description include scheduled universal serial bus (USB) low-power operations. In this regard, in one aspect, a USB host controller determines a low-power operation schedule for a USB client device. The low-power operation schedule comprises one or more scheduled low-power operation periods, each corresponding to a respective entry time and a respective exit time. The USB host controller communicates the low-power operation schedule to the USB client device using one or more USB standard packets. By scheduling the one or more scheduled low-power operation periods with respective entry and exit times, the USB host controller or the USB client controller is able to start and end the one or more scheduled low-power operation periods without incurring additional signaling, thus improving efficiency of the USB low-power operation. Further, by communicating the low-power operation schedule using USB standard packets, it is possible to preserve compatibility with USB standards.
    • 在详细描述中公开的方面包括调度的通用串行总线(USB)低功率操作。 在这方面,在一方面,USB主机控制器确定USB客户端设备的低功率操作调度。 低功率操作调度包括一个或多个调度的低功率操作周期,每个周期对应于相应的进入时间和相应的退出时间。 USB主机控制器使用一个或多个USB标准数据包将低功耗操作计划传送到USB客户端设备。 通过调度具有相应进入和退出时间的一个或多个调度的低功率操作时段,USB主机控制器或USB客户端控制器能够开始和结束一个或多个调度的低功率操作时段,而不会产生额外的信号,因此 提高USB低功耗操作的效率。 此外,通过使用USB标准分组传送低功率运行调度表,可以保持与USB标准的兼容性。
    • 10. 发明申请
    • DISJOINT ARRAY COMPUTER
    • DISJOINT阵列计算机
    • WO2016172634A1
    • 2016-10-27
    • PCT/US2016/029056
    • 2016-04-22
    • INTERNATIONAL MICROSYSTEMS, INC.
    • SCHADE, Peter, A.
    • H04L12/28
    • G06F15/17362G06F13/28G06F13/385G06F13/4221G06F15/161G06F15/17
    • A hierarchical array computer architecture comprised of a master computer connected to a plurality of node computers wherein each node has a memory segment. A high speed connection scheme between the master computer and the nodes allows the master computer or individual nodes conditional access to the node memory segments. The resulting architecture creates an array computer with a large distributed memory in which each memory segment of the distributed memory has an associated computing element; the entire array being housed in a blade server type enclosure. The array computer created with this architecture provides a linear increase of processing speed corresponding to the number of nodes.
    • 一种分层阵列计算机架构,包括连接到多个节点计算机的主计算机,其中每个节点具有存储器段。 主计算机和节点之间的高速连接方案允许主计算机或各个节点有条件地访问节点存储器段。 所得到的架构创建具有大分布式存储器的阵列计算机,其中分布式存储器的每个存储器段具有相关联的计算元件; 整个阵列容纳在刀片服务器型机箱中。 使用此架构创建的阵列计算机提供了对应于节点数量的处理速度的线性增加。