会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Filler cells for design optimization in a place-and-route system
    • 填充单元用于在路线和路径系统中进行设计优化
    • US07895548B2
    • 2011-02-22
    • US11924738
    • 2007-10-26
    • Xi Wei LinJyh-Chwen Frank LeeDipankar Pramanik
    • Xi Wei LinJyh-Chwen Frank LeeDipankar Pramanik
    • G06F17/50
    • G06F17/50G06F17/5068H01L27/0207
    • A system and method are provided for laying out an integrated circuit design into a plurality of circuit layout cells having gaps therebetween, and inserting into each given one of at least a subset of the gaps, a corresponding filler cell selected from a predefined database in dependence upon a desired effect on a performance parameter of at least one circuit cell adjacent to the given gap. The circuit layout cells may be arranged in rows, and in some embodiments the selection of an appropriate filler cell for a given gap depends upon effects desired on a performance parameter of both circuit cells adjacent to the given gap. The predefined filler cells can include, for example, dummy diffusion regions, dummy poly lines, N-well boundary shifts and etch stop layer boundary shifts. In an embodiment, circuit layout cells can be moved in order to accommodate a selected filler cell.
    • 提供了一种系统和方法,用于将集成电路设计布置成具有间隙的多个电路布局单元,并且将至少一个子空间中的每个给定的一个插入到依赖于预定数据库的相应填充单元 对所述给定间隙相邻的至少一个电路单元的性能参数产生期望的影响。 电路布局单元可以排成行,并且在一些实施例中,用于给定间隙的适当填充单元的选择取决于与给定间隙相邻的两个电路单元的性能参数所期望的效果。 预定义的填充单元可以包括例如虚拟扩散区域,虚拟多线,N阱边界位移和蚀刻停止层边界移位。 在一个实施例中,可以移动电路布局单元以便容纳选定的填充单元。
    • 2. 发明申请
    • FILLER CELLS FOR DESIGN OPTIMIZATION IN A PLACE-AND-ROUTE SYSTEM
    • 用于设计优化的填充电池在路线和路线系统中
    • US20090113368A1
    • 2009-04-30
    • US11924738
    • 2007-10-26
    • Xi-Wei LinJyh-Chwen Frank LeeDipankar Pramanik
    • Xi-Wei LinJyh-Chwen Frank LeeDipankar Pramanik
    • G06F17/50
    • G06F17/50G06F17/5068H01L27/0207
    • A system and method are provided for laying out an integrated circuit design into a plurality of circuit layout cells having gaps therebetween, and inserting into each given one of at least a subset of the gaps, a corresponding filler cell selected from a predefined database in dependence upon a desired effect on a performance parameter of at least one circuit cell adjacent to the given gap. The circuit layout cells may be arranged in rows, and in some embodiments the selection of an appropriate filler cell for a given gap depends upon effects desired on a performance parameter of both circuit cells adjacent to the given gap. The predefined filler cells can include, for example, dummy diffusion regions, dummy poly lines, N-well boundary shifts and etch stop layer boundary shifts. In an embodiment, circuit layout cells can be moved in order to accommodate a selected filler cell.
    • 提供了一种系统和方法,用于将集成电路设计布置成具有间隙的多个电路布局单元,并且将至少一个子空间中的每个给定的一个插入到依赖于预定数据库的相应填充单元 对所述给定间隙相邻的至少一个电路单元的性能参数产生期望的影响。 电路布局单元可以排成行,并且在一些实施例中,用于给定间隙的适当填充单元的选择取决于与给定间隙相邻的两个电路单元的性能参数所期望的效果。 预定义的填充单元可以包括例如虚拟扩散区域,虚拟多线,N阱边界位移和蚀刻停止层边界移位。 在一个实施例中,可以移动电路布局单元以便容纳选定的填充单元。
    • 3. 发明授权
    • Filler cells for design optimization in a place-and-route system
    • 填充单元用于在路线和路径系统中进行设计优化
    • US08504969B2
    • 2013-08-06
    • US12961732
    • 2010-12-07
    • Xi-Wei LinJyh-Chwen Frank LeeDipankar Pramanik
    • Xi-Wei LinJyh-Chwen Frank LeeDipankar Pramanik
    • G06F17/50
    • G06F17/50G06F17/5068H01L27/0207
    • A system and method are provided for laying out an integrated circuit design into a plurality of circuit layout cells having gaps therebetween, and inserting into each given one of at least a subset of the gaps, a corresponding filler cell selected from a predefined database in dependence upon a desired effect on a performance parameter of at least one circuit cell adjacent to the given gap. The circuit layout cells may be arranged in rows, and in some embodiments the selection of an appropriate filler cell for a given gap depends upon effects desired on a performance parameter of both circuit cells adjacent to the given gap. The predefined filler cells can include, for example, dummy diffusion regions, dummy poly lines, N-well boundary shifts and etch stop layer boundary shifts. In an embodiment, circuit layout cells can be moved in order to accommodate a selected filler cell.
    • 提供了一种系统和方法,用于将集成电路设计布置成具有间隙的多个电路布局单元,并且将至少一个子空间中的每个给定的一个插入到依赖于预定数据库的相应填充单元 对所述给定间隙相邻的至少一个电路单元的性能参数产生期望的影响。 电路布局单元可以排成行,并且在一些实施例中,用于给定间隙的适当填充单元的选择取决于与给定间隙相邻的两个电路单元的性能参数所期望的效果。 预定义的填充单元可以包括例如虚拟扩散区域,虚拟多线,N阱边界位移和蚀刻停止层边界移位。 在一个实施例中,可以移动电路布局单元以便容纳选定的填充单元。