会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Static CMOS programmable logic array
    • 静态CMOS可编程逻辑阵列
    • US4782249A
    • 1988-11-01
    • US81076
    • 1987-08-03
    • William E. EngelerMenahem LowyJohn T. Pedicone
    • William E. EngelerMenahem LowyJohn T. Pedicone
    • H03K19/177
    • H03K19/1772
    • A CMOS programmable logic array includes a logical AND plane receiving a first group of input logic signals for forming a second group of logic minterms, and a logical OR plane receiving the logic minterms for forming a third group of output logic signals. Each type of logical plane contains a plurality of logic gates. Each plane type can be formed from the other plane type by the addition of a logic inverter to each input, and output of, that other-type plane. Interconnections determine the combination of input signals used to define the logic equation of the signal at the output of each logic gate of each plane. Static latches are used to retain the states of input and minterm logic signals. Logic planes and latches can be operated responsive to a two-phase clock signal.
    • CMOS可编程逻辑阵列包括接收用于形成第二组逻辑小区的第一组输入逻辑信号的逻辑“与”面和接收用于形成第三组输出逻辑信号的逻辑最小值的逻辑“或”平面。 每种类型的逻辑平面包含多个逻辑门。 每个平面类型可以通过向每个输入添加一个逻辑反相器并输出该另一个平面类型而形成。 互连确定用于定义每个平面的每个逻辑门的输出处的信号的逻辑方程的输入信号的组合。 静态锁存器用于保持输入和最小逻辑信号的状态。 逻辑平面和锁存器可以响应于两相时钟信号而被操作。
    • 8. 发明授权
    • Method of generating, in the analog regime, weighted summations of
digital signals
    • 在模拟方式中产生数字信号的加权求和的方法
    • US5151970A
    • 1992-09-29
    • US722801
    • 1991-06-28
    • William E. Engeler
    • William E. Engeler
    • G06N3/04
    • G06N3/04
    • A method is disclosed for operating electronic apparatus for generating a weighted summation of digital input signals as manifested in electric signal form, each sample of which digital input signals has a plurality B in number of bits identified by respective ones of consecutive ordinal numbers first through B.sup.th assigned in order of decreasing significance. Successive samples of each of the digital input signals is supplied in a respective stream, such that the respective streams of samples are parallel in time with each other. Each B-bit sample of said digital input signals is recoded into a plurality D in number of binary-coded digits, as manifested in electric signal form and as identified by consecutive ordinal numbers frist through D.sup.th assigned in order of decreasing significance of the respective weighting assigned each of the D binary-coded digits, B and D begin respectively a relatively larger positive integer and a relatively smaller positive integer. Each set of temporally aligned digits is converted to a set of corresponding analog electric signals, consisting of D subsets each containing analog electric signals corresponding to digits of the same assigned weighting. A weighted summation procedure is performed on the streams of partial weighted summation results, thereby to obtain a stream of final weighted summation results as manifested in electric signal form.
    • 公开了一种用于操作电子装置的方法,用于产生数字输入信号的加权求和,其表现为电信号形式,其中每个样本的数字输入信号具有多个B,其数目由连续序数第一至第B 按照意义递减的顺序分配。 每个数字输入信号的连续样本在相应流中提供,使得相应的样本流在时间上彼此平行。 所述数字输入信号的每个B位采样被以多个二进制编码的数字重新编码为多个D,如电信号形式所示,并且由通过Dth分配的连续序数确定的顺序是按照相应加权的显着性降低的顺序 分配了每个D二进制编码数字,B和D分别开始相对较大的正整数和相对较小的正整数。 每组时间对齐的数字被转换成一组相应的模拟电信号,由一组D子集组成,每个子集包含对应于相同分配权重的数字的模拟电信号。 对部分加权求和结果的流执行加权求和程序,从而获得表示为电信号形式的最终加权求和结果流。
    • 10. 发明授权
    • Architecture for high sampling rate, high resolution analog-to-digital
converter system
    • 高采样率,高分辨率模数转换器系统的架构
    • US4903026A
    • 1990-02-20
    • US274082
    • 1988-11-22
    • Jerome J. TiemannWilliam E. EngelerKenneth B. Welles
    • Jerome J. TiemannWilliam E. EngelerKenneth B. Welles
    • H03M1/10H03M1/16
    • H03M1/1042H03M1/168
    • A high resolution analog-to-digital (A/D) converter (14) and a pipelined A/D converter are used in a single system so that unknown offset and gain errors of the pipe-lined A/D converter are determined and corrected. Each stage of the pipelined A/D converter includes a flash A/D converter (16), a corresponding digital-to-analog (D/A) converter (18), and a differential amplifier (20) so that, in each stage the output voltage of the D/A converter is subtracted from a sample of the analog input voltage, to constitute the input signal for the next stage. The flash A/D converter of each stage addresses digital words in memory (22) which, when summed by an adder chain (24), constitute the output signal of the system. The flash A/D converter output signals are also supplied to corresponding stages of a shift register (28 or 28') which accumulates the memory address bits. A comparator and finite state machine (26) receives the memory address bits from the shift register and iteratively compares the digital output signals of the pipelined A/D converter and the high resolution A/D converter and corrects the words in memory addressed by the flash A/D converters to improve resolution of the system.
    • 在单个系统中使用高分辨率模数(A / D)转换器(A / D)转换器(14)和流水线A / D转换器,以便确定和校正管道内A / D转换器的未知偏移和增益误差 。 流水线A / D转换器的每个级包括闪存A / D转换器(16),对应的数模(D / A)转换器(18)和差分放大器(20),使得在每个级 从模拟输入电压的样本中减去D / A转换器的输出电压,构成下一级的输入信号。 每级的闪存A / D转换器解决存储器(22)中的数字字,当加法器链(24)相加时,它构成系统的输出信号。 闪存A / D转换器输出信号也提供给积累存储器地址位的移位寄存器(28或28')的相应级。 比较器和有限状态机(26)从移位寄存器接收存储器地址位,并且迭代地比较流水线A / D转换器和高分辨率A / D转换器的数字输出信号,并校正由闪存寻址的存储器中的字 A / D转换器提高系统的分辨率。