会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 6. 发明授权
    • Clock data recovery circuitry with dynamic support for changing data rates and a dynamically adjustable PPM detector
    • 时钟数据恢复电路,动态支持数据速率的变化和动态调整的PPM探测器
    • US07555087B1
    • 2009-06-30
    • US12027909
    • 2008-02-07
    • Kazi AsaduzzamanWilson Wong
    • Kazi AsaduzzamanWilson Wong
    • H04L7/02
    • H04L7/0338H03L7/0807H03L7/087
    • Clock data recovery (CDR) circuitry can be provided with dynamic support for changing data rates caused by the interfacing of different protocols. The CDR circuitry, which operates in reference clock mode and data mode, can be controlled by two control signals that signal the CDR circuitry to automatically switch between reference clock mode and data mode, to operate only in reference clock mode, or to operate only in data mode. The control signals can be set by a programmable logic device (PLD), by circuitry external to the PLD, or by user input. A dynamically adjustable parts per million (PPM) detector can also be provided in the CDR circuitry to signal when processing of data during the reference clock mode is completed.
    • 可以为时钟数据恢复(CDR)电路提供动态支持,以改变由不同协议的接口引起的数据速率。 以参考时钟模式和数据模式工作的CDR电路可以由两个控制信号控制,这两个信号指示CDR电路在参考时钟模式和数据模式之间自动切换,仅在参考时钟模式下工作,或仅在 数据模式。 控制信号可由可编程逻辑器件(PLD),PLD外部电路或用户输入设置。 也可以在CDR电路中提供动态可调节的百万分之一(PPM)检测器,以在参考时钟模式完成期间处理数据时发出信号。
    • 7. 发明授权
    • Clock and data recovery circuits
    • 时钟和数据恢复电路
    • US07089444B1
    • 2006-08-08
    • US10670147
    • 2003-09-24
    • Kazi AsaduzzamanWilson Wong
    • Kazi AsaduzzamanWilson Wong
    • G06F1/04
    • H04L7/033H04L7/0008
    • Clock and data recovery circuitry is provided that is used in integrated circuits such as programmable logic device integrated circuits. The clock and data recovery circuitry may recover digital data and an embedded clock from a high-speed differential input data stream. The clock and data recovery circuitry may have automatic mode switching capabilities. When operated in reference mode, the clock and data recovery circuit may use a first phase-locked loop to lock onto a reference clock. When operated in data mode, the clock and data recovery circuit may use a second phase-locked loop to lock onto the phase of the differential data stream. A control circuit may automatically switch the clock and data recovery circuit between the reference mode and the data mode. Override signals may be used to force the clock and data recovery circuit out of the automatic mode and into either the reference or data mode.
    • 提供了用于诸如可编程逻辑器件集成电路的集成电路中的时钟和数据恢复电路。 时钟和数据恢复电路可以从高速差分输入数据流恢复数字数据和嵌入时钟。 时钟和数据恢复电路可以具有自动模式切换功能。 当在参考模式下操作时,时钟和数据恢复电路可以使用第一锁相环锁定到参考时钟。 当在数据模式下操作时,时钟和数据恢复电路可以使用第二锁相环来锁定差分数据流的相位。 控制电路可以在参考模式和数据模式之间自动切换时钟和数据恢复电路。 可以使用覆盖信号强制时钟和数据恢复电路脱离自动模式并进入参考或数据模式。
    • 9. 发明授权
    • Clock data recovery circuitry with dynamic support for changing data rates and a dynamically adjustable PPM detector
    • 时钟数据恢复电路,动态支持数据速率的变化和动态调整的PPM探测器
    • US07352835B1
    • 2008-04-01
    • US10668900
    • 2003-09-22
    • Kazi AsaduzzamanWilson Wong
    • Kazi AsaduzzamanWilson Wong
    • H04L7/02
    • H04L7/0338H03L7/0807H03L7/087
    • Clock data recovery (CDR) circuitry can be provided with dynamic support for changing data rates caused by the interfacing of different protocols. The CDR circuitry, which operates in reference clock mode and data mode, can be controlled by two control signals that signal the CDR circuitry to automatically switch between reference clock mode and data mode, to operate only in reference clock mode, or to operate only in data mode. The control signals can be set by a programmable logic device (PLD), by circuitry external to the PLD, or by user input. A dynamically adjustable parts per million (PPM) detector can also be provided in the CDR circuitry to signal when processing of data during the reference clock mode is completed.
    • 可以为时钟数据恢复(CDR)电路提供动态支持,以改变由不同协议的接口引起的数据速率。 以参考时钟模式和数据模式工作的CDR电路可以由两个控制信号控制,这两个信号指示CDR电路在参考时钟模式和数据模式之间自动切换,仅在参考时钟模式下工作,或仅在 数据模式。 控制信号可由可编程逻辑器件(PLD),PLD外部电路或用户输入设置。 也可以在CDR电路中提供动态可调节的百万分之一(PPM)检测器,以在参考时钟模式完成期间处理数据时发出信号。