会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • Vector processor with a memory assigned with skewed addresses adapted
for concurrent fetching of a number of vector elements belonging to the
same vector data
    • 矢量处理器具有分配了倾斜地址的存储器,适用于并发取出属于相同向量数据的多个向量元素
    • US5392443A
    • 1995-02-21
    • US855056
    • 1992-03-19
    • Tadayuki SakakibaraKatsuyoshi KitaiYasuhiro InagamiYoshiko TamakiTeruo TanakaTadaaki IsobeShigeko YazawaMasanao Ito
    • Tadayuki SakakibaraKatsuyoshi KitaiYasuhiro InagamiYoshiko TamakiTeruo TanakaTadaaki IsobeShigeko YazawaMasanao Ito
    • G06F12/06G06F15/78G06F15/16
    • G06F15/8076G06F12/0607
    • A plurality of storage control units are employed in the storage control unit section; moreover, two requester modules are adopted in association with these storage control units. Each memory module is constituted with as many access bank groups as there are storage control units. The access bank groups operate in concurrent fashion and are accessible from any one of the storage control units. In the element assignment, a plurality of request control units in each requester module and a plurality of vector data controllers in each vector register unit are respectively assigned with serial numbers beginning from zero. For a vector data controller, a number assigned thereto is divided by the request module count to attain a remainder such that the vector data controller is assigned to a request module having a number identical to the value of the remainder. Furthermore, a request queue is disposed at a stage preceding each priority unit and a request send-out unit is arranged to store therein a state of the request queue and to control a request transmission from each request control unit. Addresses are assigned to the respective memory modules, bank groups, and banks according to skew schemes respectively suitable therefor.
    • 在存储控制单元部分中采用多个存储控制单元; 此外,与这些存储控制单元相关联地采用两个请求者模块。 每个存储器模块由与存储控制单元一样多的存取组组构成。 访问存储组以并行方式操作,并且可以从任何一个存储控制单元访问。 在元素分配中,每个请求者模块中的多个请求控制单元和每个向量寄存器单元中的多个向量数据控制器分别被分配从零开始的序列号。 对于矢量数据控制器,分配给它的数字被请求模块计数除以获得余数,使得矢量数据控制器被分配给具有与其余值相同数目的请求模块。 此外,请求队列设置在每个优先级单元之前的阶段,并且请求发送单元被布置为在其中存储请求队列的状态并且控制来自每个请求控制单元的请求传输。 根据分别适合的偏移方案将地址分配给相应的存储器模块,存储体组和存储体。
    • 9. 发明授权
    • Store control method with hierarchic priority scheme for computer system
    • 存储控制方法与计算机系统的层次优先级方案
    • US5432920A
    • 1995-07-11
    • US685450
    • 1991-04-15
    • Shigeko YazawaTadaaki IsobeMihoko HashibaKatsuyoshi Kitai
    • Shigeko YazawaTadaaki IsobeMihoko HashibaKatsuyoshi Kitai
    • G06F13/18G06F13/16
    • G06F13/18
    • A store control method for a computer system having a storage with independently accessible plural store banks, plural access request controllers for issuing access requests to the storage, and a store controller for transmitting the access requests to each store bank. The store controller has an access request priority determining circuit of plural stages for selecting the access requests in the order of higher priority for each store bank so as to determine the order of priority between the access requests in multiple stages on the basis of the access requests. Further, plural priority control circuits of each stage are provided for stepwise performing control of priority of the main store access requests issued by the vector data processor for each of the store banks. Access is made to the main storage by assuring the order between the vector elements constituting vector data by allowing each first priority control circuit to send the access requests to the priority control circuit of next stage. Furthermore, the priority control circuit of the n-th stage sends the access request from the plural priority control circuits of the (n-1)th stage while assuring the order of the priority control circuits of the (n- 1)th stage.
    • 一种用于具有可独立存取的多个存储库的存储器的计算机系统的存储控制方法,用于向存储器发出访问请求的多个访问请求控制器,以及用于将访问请求发送到每个存储库的存储控制器。 存储控制器具有多级的访问请求优先级确定电路,用于以每个存储库的更高优先级的顺序选择访问请求,以便基于访问请求确定多级的访问请求之间的优先级顺序 。 此外,提供每级的多个优先级控制电路,用于逐步执行由矢量数据处理器针对每个商店银行发出的主存储访问请求的优先级的控制。 通过允许每个第一优先级控制电路将访问请求发送到下一级的优先级控制电路,通过确保构成向量数据的向量元素之间的顺序来访问主存储器。 此外,第n级的优先级控制电路在确保第(n-1)级的优先级控制电路的顺序的同时,从第(n-1)级的多个优先级控制电路发送访问请求。