会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 4. 发明授权
    • Implementing RAID in solid state memory
    • 在固态存储器中实现RAID
    • US08977813B2
    • 2015-03-10
    • US14260237
    • 2014-04-23
    • Marvell World Trade Ltd.
    • Gregory Burd
    • G06F12/02G06F11/10G11C29/52
    • G06F11/108G06F11/1008G06F11/1028G06F11/1048G06F12/0246G06F2212/1032G06F2212/7208G11C29/52
    • The present disclosure includes systems and techniques relating to implementing fault tolerant data storage in solid state memory. In some implementations, a method includes receiving a data request for a solid state memory; identifying a logical block grouping corresponding to the data request, wherein the logical block grouping indicates physical data storage blocks spanning at least two distinct memory units of the solid state memory; reading stored data and parity information from at least a portion of the physical data storage blocks spanning the at least two distinct memory units; and recovering data of at least one block of the logical block grouping based on the stored data and the parity information.
    • 本公开包括与在固态存储器中实现容错数据存储有关的系统和技术。 在一些实现中,一种方法包括接收对固态存储器的数据请求; 识别对应于所述数据请求的逻辑块分组,其中所述逻辑块分组指示跨越所述固态存储器的至少两个不同存储器单元的物理数据存储块; 从跨越至少两个不同存储器单元的物理数据存储块的至少一部分读取存储的数据和奇偶校验信息; 以及基于所存储的数据和所述奇偶校验信息来恢复所述逻辑块分组的至少一个块的数据。
    • 7. 发明申请
    • INTER-CELL INTERFERENCE CANCELLATION
    • 内部干扰消除
    • US20130155776A1
    • 2013-06-20
    • US13713316
    • 2012-12-13
    • Marvell World Trade Ltd.
    • Shashi Kiran ChilappagariZhengang ChenGregory Burd
    • G11C16/34
    • G11C16/3404G11C11/5642G11C16/04G11C16/26G11C16/34G11C16/3418G11C16/3427
    • A method includes selecting a first memory cell located along a first bit line and a first word line of a memory array. The method further includes selecting a second memory cell located along (i) the first word line, (ii) a second word line that is adjacent to the first word line, or (iii) a second bit line that is adjacent to the first bit line. A location of the second memory cell is selected based on a predetermined sequence of programming the memory cells. The method further includes writing data in the first memory cell, subsequently writing data in the second memory cell, and reading the first memory cell and the second memory cell. The method further includes detecting one or more states of the second memory causing interference to the first memory cell.
    • 一种方法包括选择沿着存储器阵列的第一位线和第一字线定位的第一存储器单元。 该方法还包括选择沿着(i)第一字线,(ii)与第一字线相邻的第二字线,或(iii)与第一字线相邻的第二位线, 线。 基于对存储器单元的预定编程顺序来选择第二存储单元的位置。 该方法还包括在第一存储单元中写入数据,随后在第二存储单元中写入数据,以及读取第一存储单元和第二存储单元。 该方法还包括检测造成对​​第一存储器单元的干扰的第二存储器的一个或多个状态。
    • 9. 发明授权
    • Generating position error signal based on data tracks for rotating magnetic data storage
    • 基于用于旋转磁数据存储的数据轨迹生成位置误差信号
    • US09384767B2
    • 2016-07-05
    • US14867302
    • 2015-09-28
    • Marvell World Trade LTD.
    • Mats ObergGregory Burd
    • G11B5/596G11B20/10G11B5/55
    • G11B5/59622G11B5/5547G11B5/59611G11B5/59627G11B5/5965G11B20/10212G11B20/10305
    • A system including an inter-track interference detection module and a position error signal generation module. The inter-track interference detection module determines a first inter-track interference value based on a first signal from a first sensor positioned over a first track of a rotating storage medium. The first inter-track interference value indicates energy contributed by tracks adjacent to the first track compared to energy contributed by the first track. The inter-track interference detection module determines a second inter-track interference value based on a second signal from a second sensor positioned over a second track of the rotating storage medium. The second inter-track interference value indicates energy contributed by tracks adjacent to the second track compared to energy contributed by the second track. The position error signal generation module generates a position error signal based on the first inter-track interference value and the second inter-track interference value.
    • 一种包括轨道间干扰检测模块和位置误差信号生成模块的系统。 轨道间干扰检测模块基于位于旋转存储介质的第一轨道上的第一传感器的第一信号来确定第一轨道间干扰值。 第一轨道间干扰值表示与由第一轨道贡献的能量相比,与第一轨道相邻的轨道所贡献的能量。 轨道间干扰检测模块基于位于旋转存储介质的第二轨道上的第二传感器的第二信号来确定第二轨道间干扰值。 第二轨道间干扰值指示与由第二轨道贡献的能量相比较的与第二轨道相邻的轨道所贡献的能量。 位置误差信号产生模块基于第一轨道间干扰值和第二轨道间干扰值产生位置误差信号。