会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 3. 发明授权
    • Voltage control for clock generating circuit
    • 时钟发生电路的电压控制
    • US07242261B2
    • 2007-07-10
    • US10680498
    • 2003-10-06
    • Keng L. WongHong-Piao MaGreg F. Taylor
    • Keng L. WongHong-Piao MaGreg F. Taylor
    • H03B1/00
    • H03K5/15013G06F1/10G06F1/28H03K3/011H03K3/0315H03K5/133
    • An apparatus is provided that includes a clock distribution network, a plurality of distributed oscillators provided about the clock distribution network so as to provide clock signals on the clock distribution network and a power control circuit to control power applied to the plurality of distributed oscillators. The power control circuit includes a bandgap device to produce a reference voltage based on a desired power level and a comparing/decision device to receive the reference voltage from the bandgap device and to receive the voltage signal from a source external to the apparatus. The comparing/decision device determines whether the signal received from the power source corresponds to the desired power level.
    • 提供了一种装置,其包括时钟分配网络,围绕时钟分配网络设置的多个分布式振荡器,以便在时钟分配网络上提供时钟信号;以及功率控制电路,用于控制施加到多个分布式振荡器的功率。 功率控制电路包括用于基于期望功率电平产生参考电压的带隙装置和用于从带隙装置接收参考电压并且从设备外部的源接收电压信号的比较/判定装置。 比较/判定装置确定从电源接收的信号是否对应于期望的功率电平。
    • 8. 发明授权
    • Method and apparatus for on-die voltage fluctuation detection
    • 用于片上电压波动检测的方法和装置
    • US07157924B2
    • 2007-01-02
    • US10683189
    • 2003-10-10
    • Ali MuhtarogluKent CallahanTawfik ArabiGreg F. Taylor
    • Ali MuhtarogluKent CallahanTawfik ArabiGreg F. Taylor
    • G01R31/26
    • G01R19/16552G01R19/16519G01R19/16566G01R31/275
    • An on-die device is provided to measure/detect voltage fluctuations. This may include a control unit to generate differential reference signals (such as differential current signals), a first detector unit and a second detector unit. The differential reference signals may be generated based on a Vcc reference signal and a Vss reference signal. The first detector unit may receive the differential reference signals from the control unit and may receive first voltage signals (also called monitored signals) from a first device under test (DUT) located on the die or from a first area on the die. The first detector unit may provide (or output) a first signal indicative of a voltage fluctuation (voltage droop or overshoot) of the first voltage signals. The second detector unit may receive the differential reference signals from the control unit and may receive second voltage signals (also called monitored signals) from a second device under test (DUT) located on the die. The second detector unit may provide (or output) a second signal indicative of a voltage fluctuation (or voltage droop) of the second voltage signals.
    • 提供了一种片上设备来测量/检测电压波动。 这可以包括用于产生差分参考信号(例如差分电流信号)的控制单元,第一检测器单元和第二检测器单元。 可以基于Vcc参考信号和Vss参考信号来生成差分参考信号。 第一检测器单元可以从控制单元接收差分参考信号,并且可以从位于管芯上的第一被测器件(DUT)或从管芯上的第一区域接收第一电压信号(也称为监视信号)。 第一检测器单元可以提供(或输出)指示第一电压信号的电压波动(电压下降或过冲)的第一信号。 第二检测器单元可以从控制单元接收差分参考信号,并且可以从位于管芯上的被测试的第二被测器件(DUT)接收第二电压信号(也称为监视信号)。 第二检测器单元可以提供(或输出)指示第二电压信号的电压波动(或电压下降)的第二信号。
    • 10. 发明授权
    • Method and apparatus for a low skew, low standby power clock network
    • 低偏移,低待机功率时钟网络的方法和装置
    • US06298105B1
    • 2001-10-02
    • US09183031
    • 1998-10-30
    • Xia DaiGeorge GeannopuolosJohn OrtonKeng WongGreg F. Taylor
    • Xia DaiGeorge GeannopuolosJohn OrtonKeng WongGreg F. Taylor
    • H04L100
    • G06F1/3287G06F1/10G06F1/3203H03L7/0814H03L7/087Y02D10/171
    • An apparatus for a low skew, low standby power clock network for a synchronous digital system. The power clock network comprises a reference network, maintaining a reference clock signal, and four clock spines, each with its own respective clock signal. To reduce clock skew within the power clock network (i.e., to keep the clock signals of the clock spines synchronous with the reference clock signal), the present invention employs the use of active and passive delay elements to compensate for such skew. A phase relation extraction logic compares the phase of the clock signals from each respective clock spine to the reference clock signal of the reference network. If it is determined that the clock signals of the spines lag the reference clock signal, the phase relation extraction logic will use an active control driver to “speed-up” the clock signals of the clock spines. And, if the clock signals of the clock spines lead the reference clock signal, the phase relation extraction logic will use capacitive loadings to “slow down” such clock signals. Advantageously, the likelihood of the microprocessor achieving its maximum operating potential is greatly enhanced by the synchronization of such signals.
    • 一种用于同步数字系统的低偏移,低待机功率时钟网络的装置。 功率时钟网络包括参考网络,维护参考时钟信号和四个时钟棘轮,每个具有其各自的时钟信号。 为了减少功率时钟网络内的时钟偏移(即,使时钟的时钟信号与参考时钟信号保持同步),本发明采用有源和无源延迟元件来补偿这种偏移。 相位关系提取逻辑将来自每个相应时钟脊的时钟信号的相位与参考网络的参考时钟信号进行比较。 如果确定脊柱的时钟信号滞后于参考时钟信号,则相位关系提取逻辑将使用主动控制驱动器来“加速”时钟棘轮的时钟信号。 而且,如果时钟的时钟信号引导参考时钟信号,则相位关系提取逻辑将使用电容负载来“减慢”这样的时钟信号。 有利地,通过这种信号的同步,微处理器实现其最大工作电位的可能性大大提高。