会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明申请
    • Keyless entry system, transmitter, and receiver
    • 无钥匙进入系统,发射机和接收机
    • US20060087403A1
    • 2006-04-27
    • US11255244
    • 2005-10-20
    • Hiroya YamamotoMasahiro UmewakaShinji OsugiKazumasa ChigiraAkira Iketani
    • Hiroya YamamotoMasahiro UmewakaShinji OsugiKazumasa ChigiraAkira Iketani
    • H04L9/32
    • G07C9/00309
    • A keyless entry system comprising a transmitter and a receiver. The transmitter increases a first number stored in the volatile memory according to rules, and transmits the first number by radio. The receiver receives the first number, and if the first number is greater than a second number stored in a memory, outputs a signal to indicate being authenticated as correct and updates the second number to the first number. Further, each time increase in the first number becomes a multiple of a predetermined number, the transmitter writes into a non-volatile memory a third number equal to the predetermined number plus the first number. When the first number in the volatile memory is erased due to the exchange, etc., of the battery, the transmitter reads out the third number from the non-volatile memory and writes the third number as the first number into the volatile memory.
    • 一种无钥匙进入系统,包括发射机和接收机。 发射机根据规则增加存储在易失性存储器中的第一号码,并通过无线电发送第一号码。 接收器接收第一号码,并且如果第一号码大于存储在存储器中的第二号码,则输出指示正确认证的信号并将第二号码更新为第一号码。 此外,每当第一个数量的每次增加变为预定数量的倍数时,发送器将等于预定数量加上第一个数字的第三个数量写入非易失性存储器。 当由于电池的交换等而使易失性存储器中的第一个数字被擦除时,发送器从非易失性存储器读出第三个数字,并将第三个数字作为第一个数字写入到易失性存储器中。
    • 2. 发明授权
    • Hysteresis comparator and reset signal generator
    • 迟滞比较器和复位信号发生器
    • US07271636B2
    • 2007-09-18
    • US11163757
    • 2005-10-28
    • Hiroya YamamotoMasahiro UmewakaShinji Osugi
    • Hiroya YamamotoMasahiro UmewakaShinji Osugi
    • H03K3/00
    • H03K17/223
    • In some examples, a hysteresis comparator includes a series resistor portion including a plurality of resistors for dividing a power supply voltage, the series resistor portion generating a first midpoint voltage and a second midpoint voltage higher than the first midpoint voltage, a first comparator configured to compare the first midpoint voltage and a reference voltage, a second comparator configured to compare the second midpoint voltage and the reference voltage, and a flip-flop having a clock terminal to which an output signal of the first comparator is applied and a reset terminal to which an output signal of the second comparator is applied. In some examples, a hysteresis comparator further includes an OR gate to which output signals of the first comparator and the second comparator are applied, and an AND gate to which output signals of the first comparator and the second comparator are applied.
    • 在一些示例中,滞环比较器包括串联电阻器部分,其包括用于分割电源电压的多个电阻器,串联电阻器部分产生第一中点电压和高于第一中点电压的第二中点电压;第一比较器,被配置为 比较第一中点电压和参考电压,配置为比较第二中点电压和参考电压的第二比较器,以及具有施加第一比较器的输出信号的时钟端子的触发器和复位端子 其中施加了第二比较器的输出信号。 在一些示例中,滞环比较器还包括施加第一比较器和第二比较器的输出信号的或门,以及施加第一比较器和第二比较器的输出信号的与门。
    • 8. 发明授权
    • Tone control device and sound volume/tone control device for reducing
noise at the time of tone modification
    • 音调控制装置和音量/音调控制装置,用于降低音调修改时的噪音
    • US06108428A
    • 2000-08-22
    • US839013
    • 1997-04-23
    • Masaaki SuzukiMasahiro Umewaka
    • Masaaki SuzukiMasahiro Umewaka
    • H03G5/16H03F1/00H03G3/02H03G5/00H03G5/02H03G9/00
    • H03G9/00H03G5/005
    • A volume/tone control circuit comprises first and second latch circuits (8) and (9) for latching the volume control data BD and the tone control data TD stored in the shift register (7); a volume regulating circuit (2) and a tone regulating circuit (3) for regulating the volume and the tone of the input audio signal according to the respective output data of the first and second latch circuits (8) and (9); and a zero-crossing detection circuit (12) for detecting zero-crossings of the input signal. The input audio signal is fed to the zero-crossing detection circuit (12) when a data detection circuit (20) detects that the input data and the output data of the first latch circuit (8) differ. The output audio signal of the tone regulating circuit is fed to the zero-crossing detection circuit (12) when the input data and the output data of the second latch circuit (9) differ and they control data of either the first latch circuit or the second latch circuit is updated in response to the detection output of the zero-crossing detection circuit.
    • 音量/音调控制电路包括用于锁存音量控制数据BD和存储在移位寄存器(7)中的音调控制数据TD)的第一和第二锁存电路(8)和(9)。 音量调节电路(2)和音调调节电路(3),用于根据第一和第二锁存电路(8)和(9)的相应输出数据来调节输入音频信号的音量和音调; 以及用于检测输入信号的过零点的过零检测电路(12)。 当数据检测电路(20)检测到第一锁存电路(8)的输入数据和输出数据不同时,输入音频信号被馈送到过零检测电路(12)。 当输入数据和第二锁存电路(9)的输出数据不同时,音调调节电路的输出音频信号被馈送到过零检测电路(12),并且它们控制第一锁存电路或 响应于过零检测电路的检测输出来更新第二锁存电路。
    • 9. 发明申请
    • FSK signal demodulation circuit
    • FSK信号解调电路
    • US20050084041A1
    • 2005-04-21
    • US10933129
    • 2004-09-02
    • Masahiro Umewaka
    • Masahiro Umewaka
    • H04L27/14H04L25/49H04L27/156H04L27/26
    • H04L25/4902
    • A demodulation circuit for demodulating an FSK signal comprising a long bit having a long bit period and a short bit having a short bit period comprises a bit boundary detection section for detecting a bit boundary timing of each bit, and a bit determination section for making determination for each bit such that a particular bit is determined to be a long bit when a threshold time period has passed during a period from a bit boundary timing at a leading end of the bit to a bit boundary timing at a trailing end of the bit, and a particular bit is determined to be a short bit when the threshold time period has not passed during a period from a bit boundary timing at a leading end of the bit to a bit boundary timing at a trailing end of the bit.
    • 一种用于解调包括具有长位周期的长位和具有短位周期的短位的FSK信号的解调电路包括用于检测每个位的位边界定时的位边界检测部分,以及用于进行判定的位确定部分 对于每个位,使得当在比特的前端的比特边界定时到比特的后端的比特边界定时的周期期间经过阈值时间周期时,特定比特被确定为长比特, 并且当在比特的前端的比特边界定时到比特的后端的比特边界定时的周期期间没有经过阈值时间周期时,将特定比特确定为短位。
    • 10. 发明授权
    • FSK signal demodulation circuit
    • FSK信号解调电路
    • US07369629B2
    • 2008-05-06
    • US10933129
    • 2004-09-02
    • Masahiro Umewaka
    • Masahiro Umewaka
    • H03D3/00H04L27/22
    • H04L25/4902
    • A demodulation circuit for demodulating an FSK signal comprising a long bit having a long bit period and a short bit having a short bit period comprises a bit boundary detection section for detecting a bit boundary timing of each bit, and a bit determination section for making determination for each bit such that a particular bit is determined to be a long bit when a threshold time period has passed during a period from a bit boundary timing at a leading end of the bit to a bit boundary timing at a trailing end of the bit, and a particular bit is determined to be a short bit when the threshold time period has not passed during a period from a bit boundary timing at a leading end of the bit to a bit boundary timing at a trailing end of the bit.
    • 一种用于解调包括具有长位周期的长位和具有短位周期的短位的FSK信号的解调电路包括用于检测每个位的位边界定时的位边界检测部分,以及用于进行判定的位确定部分 对于每个位,使得当在比特的前端的比特边界定时到比特的后端的比特边界定时的周期期间经过阈值时间周期时,特定比特被确定为长比特, 并且当在比特的前端的比特边界定时到比特的后端的比特边界定时的周期期间没有经过阈值时间周期时,将特定比特确定为短位。