会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 7. 发明授权
    • Memory device having multiple power modes
    • 具有多种功率模式的存储器件
    • US08305839B2
    • 2012-11-06
    • US13352177
    • 2012-01-17
    • Ely K. TsernRichard M. BarthCraig E. HampelDonald C. Stark
    • Ely K. TsernRichard M. BarthCraig E. HampelDonald C. Stark
    • G11C8/18
    • G11C7/22G06F1/3225G06F1/324G06F1/3275G06F9/3869G11C7/1039G11C7/1072Y02D10/126Y02D10/13Y02D10/14Y02D50/20
    • A memory device having a memory core is described. The memory device includes a clock receiver circuit, a first interface to receive a read command, a data interface, and a second interface to receive power mode information. The data interface is separate from the first interface. The second interface is separate from the first interface and the data interface. The memory device has a plurality of power modes, including a first mode in which the clock receiver circuit, first interface, and data interface are turned off; a second mode in which the clock receiver is turned on and the first interface and data interface are turned off; and a third mode in which the clock receiver and first interface are turned on. In the third mode, the data interface is turned on when the first interface receives the command, to output data in response to the command.
    • 描述了具有存储器核心的存储器件。 存储器件包括时钟接收器电路,用于接收读取命令的第一接口,数据接口和用于接收功率模式信息的第二接口。 数据接口与第一个接口分开。 第二个接口与第一个接口和数据接口分开。 存储器件具有多个功率模式,包括时钟接收器电路,第一接口和数据接口关闭的第一模式; 时钟接收器被接通并且第一接口和数据接口被关闭的第二模式; 以及其中时钟接收器和第一接口被接通的第三模式。 在第三种模式下,当第一个接口接收到命令时,数据接口被打开,以响应命令输出数据。
    • 10. 发明授权
    • Memory device and system including a low power interface
    • 存储器件和系统包括低功率接口
    • US06378018B1
    • 2002-04-23
    • US09169506
    • 1998-10-09
    • Ely K. TsernThomas J. HolmanRichard M. BarthAndrew V. AndersonPaul G. DavisCraig E. HampelDonald C. StarkAbhijit M. Abhyankar
    • Ely K. TsernThomas J. HolmanRichard M. BarthAndrew V. AndersonPaul G. DavisCraig E. HampelDonald C. StarkAbhijit M. Abhyankar
    • G06F1300
    • G06F13/4243G06F13/1694Y02D10/14Y02D10/151
    • A memory system includes an interconnect structure with a high speed channel and a low speed channel. A memory device with interface circuitry is coupled to the interconnect structure. The interface circuitry includes a high power interface for coupling to the high speed channel and a low power interface for coupling to the low speed channel. The memory device is operative in a low power mode and a high power mode. A memory controller is coupled to the high speed channel and the low speed channel of the interconnect structure. The memory controller is configured to transmit control information over the low speed channel to set the power mode of the memory device. The memory device is operative in a low power mode during which high power receiver circuits are turned off. The memory device is also operative in a nap mode during which an internal clock compensation circuit is left on to preserve phase information. The memory system may include multiple memory devices coupled to a daisy chained lead of the interconnect structure. The memory controller may be configured to apply control information to the interconnect structure as an encoded device identification word. The memory devices may each include a decoder for interpreting the encoded device identification word. The memory controller may be configured to apply a memory device selection signal to the interconnect structure to selectively enable the memory devices.
    • 存储器系统包括具有高速通道和低速通道的互连结构。 具有接口电路的存储器件耦合到互连结构。 接口电路包括用于耦合到高速通道的高功率接口和用于耦合到低速通道的低功率接口。 存储器件在低功率模式和高功率模式下工作。 存储器控制器耦合到互连结构的高速通道和低速通道。 存储器控制器被配置为通过低速信道发送控制信息以设置存储器件的功率模式。 存储器件在低功率模式下工作,在此期间高功率接收器电路被关闭。 存储器装置还可以在休眠模式下工作,在此模式期间内部时钟补偿电路被保留以保持相位信息。 存储器系统可以包括耦合到互连结构的菊花链引导件的多个存储器件。 存储器控制器可以被配置为将控制信息作为编码设备标识字应用于互连结构。 存储器件可以各自包括用于解释编码器件识别字的解码器。 存储器控制器可以被配置为将存储器件选择信号施加到互连结构以选择性地启用存储器件。