会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明授权
    • Method for race prevention and a device having race prevention capabilities
    • 防止竞赛的方法和具有防守能力的装置
    • US07941716B2
    • 2011-05-10
    • US11909394
    • 2005-03-23
    • Michael PrielDan KuzminAnton Rozen
    • Michael PrielDan KuzminAnton Rozen
    • G01R31/3177G01R31/40
    • G01R31/318541G01R31/318536H03K3/0375
    • A method for race prevention includes: selectively providing data or scan data to a input latching logic, activating the input latching logic for a first scan mode activation period, introducing a substantial time shift between the first scan mode activation period and a second scan mode activation period, and activating a output latching logic, connected to the input latching logic for a second scan mode activation period. A device having race prevention capabilities includes: an interface logic, a input latching logic, a output latching logic and a control logic. The interface logic is adapted to selectively provide data or scan data to the input latching logic. The control logic is adapted to introduce a substantial time difference between an end point of a first scan mode activation period of the input latching logic and a start point of a second scan mode activation period of the output latching logic.
    • 一种防止竞赛的方法包括:选择性地向输入锁存逻辑提供数据或扫描数据,在第一扫描模式激活期间激活输入锁存逻辑,在第一扫描模式激活期和第二扫描模式激活之间引入实质的时间偏移 并且激活输出锁存逻辑,连接到输入锁存逻辑用于第二扫描模式激活周期。 具有防止竞争能力的装置包括:接口逻辑,输入锁存逻辑,输出锁存逻辑和控制逻辑。 接口逻辑适于选择性地向输入锁存逻辑提供数据或扫描数据。 控制逻辑适于在输入锁存逻辑的第一扫描模式激活周期的终点与输出锁存逻辑的第二扫描模式激活周期的起始点之间引入实质的时间差。
    • 3. 发明授权
    • Integrated circuit device, signal processing system, electronic device and method for configuring a signal processing operating mode
    • 集成电路装置,信号处理系统,用于配置信号处理操作模式的电子装置和方法
    • US09462556B2
    • 2016-10-04
    • US13582769
    • 2010-03-22
    • Michael PrielDan KuzminAnton Rozen
    • Michael PrielDan KuzminAnton Rozen
    • G06F9/00G06F1/32H04W52/02
    • H04W52/0261G06F1/32G06F9/00Y02D70/00
    • An integrated circuit device comprises a signal processing system having at least one first signal processing module fabricated by way of a first production process; and at least one second signal processing module fabricated by way of a second production process, wherein the second production process is different to the first production process. The signal processing system further comprises a signal processing management module arranged to: determine a desired system performance of the integrated circuit device; determine at least one operating condition of the signal processing system; and configure a signal processing operating mode of the signal processing system based at least partly on: the determined desired system performance; the at least one determined operating condition; and at least one of the first production process and the second production process.
    • 集成电路装置包括信号处理系统,该信号处理系统具有通过第一生产过程制造的至少一个第一信号处理模块; 以及通过第二生产过程制造的至少一个第二信号处理模块,其中第二生产过程与第一生产过程不同。 信号处理系统还包括信号处理管理模块,其被布置成:确定集成电路装置的期望的系统性能; 确定信号处理系统的至少一个操作条件; 并且至少部分地基于:确定的期望系统性能来配置所述信号处理系统的信号处理操作模式; 所述至少一个确定的操作条件; 以及第一生产过程和第二生产过程中的至少一个。
    • 4. 发明授权
    • Integrated circuit device, voltage regulation circuitry and method for regulating a voltage supply signal
    • 集成电路器件,电压调节电路和调节电压信号的方法
    • US09429966B2
    • 2016-08-30
    • US13979860
    • 2011-01-31
    • Michael PrielDan KuzminAnton Rozen
    • Michael PrielDan KuzminAnton Rozen
    • G05F1/46G11C5/14
    • G05F1/462G11C5/147G11C7/04G11C16/30
    • An integrated circuit (IC) device is provided that includes at least one internal voltage regulator arranged to receive a voltage supply signal at a first input thereof, receive a control signal at a second input thereof, regulate the received voltage supply signal in accordance with the received control signal, and provide a regulated voltage supply signal at an output thereof. The IC device further includes at least one voltage regulation power control module operably coupled to the second input of the at least one internal voltage regulator and arranged to provide the control signal thereto. The voltage regulation power control module is further arranged to receive at least one IC device conditional indication, and generate the control signal for the at least one internal voltage regulator based at least partly on an available thermal power budget for the IC device corresponding to the at least one IC device conditional indication.
    • 提供一种集成电路(IC)装置,其包括至少一个内部电压调节器,其布置成在其第一输入处接收电压供应信号,在其第二输入处接收控制信号,根据 接收到的控制信号,并在其输出端提供稳压电压信号。 IC器件还包括至少一个电压调节功率控制模块,其可操作地耦合到所述至少一个内部电压调节器的第二输入端并被布置成向其提供控制信号。 电压调节功率控制模块还被布置成接收至少一个IC器件条件指示,并且至少部分地基于对应于所述at的IC器件的可用热功率预算来生成用于所述至少一个内部稳压器的控制信号 至少一个IC器件条件指示。
    • 8. 发明授权
    • System and method for power management
    • 电源管理系统和方法
    • US08112645B2
    • 2012-02-07
    • US12179844
    • 2008-07-25
    • Anton RozenDan KuzminMichael Priel
    • Anton RozenDan KuzminMichael Priel
    • G06F1/00G06F1/26G06F1/32
    • G06F1/3203
    • A system, that includes: a memory unit adapted to store state duration statistics indicative of possible low power state durations and probabilities associates with the possible state durations; and a power controller, adapted to: receive a request to cause a circuit to enter a next state, and assist in causing the circuit to enter the next state if during a delay period that follows a reception of the request the power controller does not receive a request to cause the circuit to exit the next state; wherein the delay period is determined in response to: (i) the next state duration statistics, (ii) power saving gained from entering the next state; and (iii) power penalty associated with entering the next state and exiting the next state.
    • 一种系统,包括:存储器单元,适于存储指示与可能的状态持续时间相关联的可能的低功率状态持续时间和概率的状态持续时间统计; 以及功率控制器,适于:接收使电路进入下一状态的请求,并且如果在所述功率控制器未接收到的请求的接收之后的延迟时段期间,则辅助使所述电路进入下一状态 使电路退出下一状态的请求; 其中所述延迟周期是响应于:(i)下一状态持续时间统计,(ii)从进入下一状态获得的功率节省; 和(iii)与进入下一状态并退出下一状态相关联的功率损失。
    • 9. 发明授权
    • Method and a computer readable medium for performing static timing analysis of a design of an integrated circuit
    • 用于执行集成电路设计的静态时序分析的方法和计算机可读介质
    • US08065646B2
    • 2011-11-22
    • US12066225
    • 2005-09-07
    • Michael PrielDan KuzminAnton RozenEitan Zmora
    • Michael PrielDan KuzminAnton RozenEitan Zmora
    • G06F17/50G06F9/455
    • G06F17/505G06F17/5031
    • A method for analyzing an design of an integrated circuit, the method includes defining possible timings of signals to be provided to the integrated circuit and calculating hold violations; characterized by including a stage of determining relationships between clock events and corresponding data/control events that ideally precede the clock events, in response to the possible timing of signals; and determining hold parameters in response to the relationships. A computer readable medium having stored thereon a set of instructions, the set of instructions, when executed by a processor, cause the processor to define at least one internal delay of a designed component, characterized by causing the processor to define a cell that is characterized by multiple hold times and multiple setup values for a certain clock skew value.
    • 一种用于分析集成电路的设计的方法,所述方法包括定义要提供给集成电路的信号的可能定时并计算保持违规; 其特征在于,响应于信号的可能定时,包括确定时钟事件与理想地在时钟事件之前的相应数据/控制事件之间的关系的阶段; 以及响应于所述关系确定保持参数。 一种在其上存储有一组指令的计算机可读介质,所述指令集在由处理器执行时使得所述处理器定义所设计的组件的至少一个内部延迟,其特征在于,使所述处理器定义被表征的单元 多个保持时间和多个设置值,用于某个时钟偏移值。
    • 10. 发明授权
    • Method for power reduction and a device having power reduction capabilities
    • 降低功率的方法和具有功率降低能力的装置
    • US08049550B2
    • 2011-11-01
    • US12208145
    • 2008-09-10
    • Anton RozenDan KuzminMichael Priel
    • Anton RozenDan KuzminMichael Priel
    • G05F1/10
    • H03K19/0016H03K2017/0806
    • A device that includes: (i) an evaluated circuit; (ii) a leakage current dependent oscillator configured to generate an oscillating signal that has an oscillating frequency that represents a leakage current of the evaluated circuit; (iii) a switching current dependent oscillator configured to generate an oscillating signal that has an oscillating frequency that represents a switching induced current of the evaluated circuit; (iv) a power reduction module that is configured to: (a) compare between an oscillation frequency of the leakage current dependent oscillator and an oscillation frequency of the switching current dependent oscillator, to provide a current comparison result; (b) select a power reduction technique out of a dynamic voltage and frequency scaling technique and a power gating technique in view of the current comparison result; and (c) apply the selected power reduction technique.
    • 一种装置,包括:(i)评估电路; (ii)漏电流相关振荡器,被配置为产生具有表示所述评估电路的漏电流的振荡频率的振荡信号; (iii)开关电流相关振荡器,被配置为产生具有表示所述评估电路的开关感应电流的振荡频率的振荡信号; (iv)功率降低模块,被配置为:(a)将所述与漏电流相关的振荡器的振荡频率与所述开关电流相关振荡器的振荡频率进行比较,以提供当前比较结果; (b)考虑到当前的比较结果,从动态电压和频率缩放技术和电源门控技术中选择功率降低技术; 和(c)应用所选择的功率降低技术。