会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 1. 发明授权
    • System and method for managing transactions
    • 用于管理事务的系统和方法
    • US09141546B2
    • 2015-09-22
    • US13682781
    • 2012-11-21
    • Adi HabushaGil StolerSaid BsharaNafea Bshara
    • Adi HabushaGil StolerSaid BsharaNafea Bshara
    • G06F12/08
    • G06F12/0828G06F12/0831G06F12/0833G06F12/0855G06F2212/62G06F2212/621G11C7/1072
    • A method for writing data, the method may include: receiving or generating, by an interfacing module, a data unit coherent write request for performing a coherent write operation of a data unit to a first address; receiving, by the interfacing module and from a circuit that comprises a cache and a cache controller, a cache coherency indicator that indicates that a most updated version of the content stored at the first address is stored in the cache; and instructing, by the interfacing module, the cache controller to invalidate a cache line of the cache that stored the most updated version of the first address without sending the most updated version of the content stored at the first address from the cache to a memory module that differs from the cache if a length of the data unit equals a length of the cache line.
    • 一种用于写入数据的方法,所述方法可以包括:由接口模块接收或生成用于对数据单元执行第一地址的相干写操作的数据单元相干写入请求; 通过接口模块和包括高速缓存和高速缓存控制器的电路接收指示存储在第一地址的内容的最新版本被存储在高速缓存中的高速缓存一致性指示符; 并且由所述接口模块指示所述高速缓存控制器使存储所述第一地址的最新版本的所述高速缓存的高速缓存行无效,而不将所述第一地址处存储的所述内容的最新版本从所述高速缓存发送到存储器模块 如果数据单元的长度等于高速缓存线的长度,则与缓存不同。
    • 3. 发明申请
    • SHARING ACCESS TO A MEMORY AMONG CLIENTS
    • 共享客户端的记忆
    • US20120127818A1
    • 2012-05-24
    • US13302837
    • 2011-11-22
    • Gil LevyNafea BsharaYaron ZimermanCarmi Arad
    • Gil LevyNafea BsharaYaron ZimermanCarmi Arad
    • G11C8/00
    • G06F13/16
    • In a memory device having a set of memory banks to store content data, at least two requests to perform respective memory operations in a first memory bank are received during a single clock cycle. One or more of the at least two requests is blocked from accessing the first memory bank, and in response: redundancy data associated with the first memory bank and different from content data stored therein is accessed, and, without accessing the first memory bank, at least a portion of the content data stored in the first memory bank is reconstructed based on the associated redundancy data. A first memory operation is performed using the content data stored in the first memory bank, and a second memory operation is performed using content data reconstructed i) without accessing the first memory bank and ii) based on the associated redundancy data.
    • 在具有一组用于存储内容数据的存储器组的存储器件中,在单个时钟周期期间接收至少两个在第一存储体中执行相应存储器操作的请求。 所述至少两个请求中的一个或多个被阻止访问第一存储体,并且作为响应:访问与第一存储体相关联并且不同于存储在其中的内容数据的冗余数据,并且在不访问第一存储体的情况下,处于 基于相关联的冗余数据重建存储在第一存储体中的内容数据的至少一部分。 使用存储在第一存储体中的内容数据执行第一存储器操作,并且使用重构的内容数据i)执行第二存储器操作,而不访问第一存储体,以及ii)基于相关联的冗余数据。
    • 7. 发明授权
    • Sharing access to a memory among clients
    • 在客户端之间共享对内存的访问
    • US08514651B2
    • 2013-08-20
    • US13302837
    • 2011-11-22
    • Gil LevyNafea BsharaYaron ZimermanCarmi Arad
    • Gil LevyNafea BsharaYaron ZimermanCarmi Arad
    • G11C8/00
    • G06F13/16
    • In a memory device having a set of memory banks to store content data, at least two requests to perform respective memory operations in a first memory bank are received during a single clock cycle. One or more of the at least two requests is blocked from accessing the first memory bank, and in response: redundancy data associated with the first memory bank and different from content data stored therein is accessed, and, without accessing the first memory bank, at least a portion of the content data stored in the first memory bank is reconstructed based on the associated redundancy data. A first memory operation is performed using the content data stored in the first memory bank, and a second memory operation is performed using content data reconstructed i) without accessing the first memory bank and ii) based on the associated redundancy data.
    • 在具有一组用于存储内容数据的存储器组的存储器件中,在单个时钟周期期间接收至少两个在第一存储体中执行相应存储器操作的请求。 所述至少两个请求中的一个或多个被阻止访问第一存储体,并且作为响应:访问与第一存储体相关联并且不同于存储在其中的内容数据的冗余数据,并且在不访问第一存储体的情况下,处于 基于相关联的冗余数据重建存储在第一存储体中的内容数据的至少一部分。 使用存储在第一存储体中的内容数据执行第一存储器操作,并且使用重构的内容数据i)执行第二存储器操作,而不访问第一存储体,以及ii)基于相关联的冗余数据。
    • 9. 发明申请
    • SYSTEM AND METHOD FOR MANAGING TRANSACTIONS
    • 用于管理交易的系统和方法
    • US20140143487A1
    • 2014-05-22
    • US13682781
    • 2012-11-21
    • Adi HabushaGil StolerSaid BsharaNafea Bshara
    • Adi HabushaGil StolerSaid BsharaNafea Bshara
    • G06F12/08
    • G06F12/0828G06F12/0831G06F12/0833G06F12/0855G06F2212/62G06F2212/621G11C7/1072
    • A method for writing data, the method may include: receiving or generating, by an interfacing module, a data unit coherent write request for performing a coherent write operation of a data unit to a first address; receiving, by the interfacing module and from a circuit that comprises a cache and a cache controller, a cache coherency indicator that indicates that a most updated version of the content stored at the first address is stored in the cache; and instructing, by the interfacing module, the cache controller to invalidate a cache line of the cache that stored the most updated version of the first address without sending the most updated version of the content stored at the first address from the cache to a memory module that differs from the cache if a length of the data unit equals a length of the cache line.
    • 一种用于写入数据的方法,所述方法可以包括:由接口模块接收或生成用于对数据单元执行第一地址的相干写操作的数据单元相干写入请求; 通过接口模块和包括高速缓存和高速缓存控制器的电路接收指示存储在第一地址的内容的最新版本被存储在高速缓存中的高速缓存一致性指示符; 并且由所述接口模块指示所述高速缓存控制器使存储所述第一地址的最新版本的所述高速缓存的高速缓存行无效,而不将所述第一地址处存储的所述内容的最新版本从所述高速缓存发送到存储器模块 如果数据单元的长度等于高速缓存线的长度,则与缓存不同。
    • 10. 发明申请
    • ADAPTIVE APPARATUS
    • 自适应装置
    • US20140136734A1
    • 2014-05-15
    • US13674121
    • 2012-11-12
    • Adi HabushaRabeeh KhouryNafea Bshara
    • Adi HabushaRabeeh KhouryNafea Bshara
    • G06F9/44
    • G06F9/4411
    • There may be provided an apparatus, that may include an input/output (IO) circuit; a micro-controller; a memory module that is arranged to store multiple type identification information and multiple type configuration information; wherein the multiple type identification information allows the apparatus to be identified as being of each one of multiple types of peripheral cards; and wherein the multiple type configuration information allows the apparatus to operate each one of the multiple types; wherein the micro-controller is arranged, following a selection of a selected type out of the multiple types: to expose, to a host—that is coupled to the apparatus, a selected portion of the multiple peripheral identification information that indicates that the apparatus has a functionality of a peripheral card of the selected type; and to configure the peripheral card to interact with the host as being a peripheral card of the selected type.
    • 可以提供一种可以包括输入/​​输出(IO)电路的装置; 微控制器 存储模块,被配置为存储多种类型的识别信息和多种类型的配置信息; 其中所述多类型识别信息允许所述装置被识别为多种类型的外围卡中的每一种; 并且其中所述多类型配置信息允许所述设备操作所述多种类型中的每一种; 其中所述微控制器被布置为在多种类型中选择所选择的类型之后:将与所述设备耦合的主机公开为指示所述设备具有的所述多个外围设备识别信息的选定部分 所选类型的外围卡的功能; 并配置外围卡与主机交互作为所选类型的外围卡。