会员体验
专利管家(专利管理)
工作空间(专利管理)
风险监控(情报监控)
数据分析(专利分析)
侵权分析(诉讼无效)
联系我们
交流群
官方交流:
QQ群: 891211   
微信请扫码    >>>
现在联系顾问~
热词
    • 2. 发明申请
    • Systems And Methods For Fabricating Nanometric-Scale Semiconductor Devices With Dual-Stress Layers Using Double-Stress Oxide/Nitride Stacks
    • 使用双应力氧化物/氮化物叠层制造具有双应力层的纳米尺度半导体器件的系统和方法
    • US20090026548A1
    • 2009-01-29
    • US11782984
    • 2007-07-25
    • Seung-Chul SongJoel BarnettByong Sun Ju
    • Seung-Chul SongJoel BarnettByong Sun Ju
    • H01L21/31H01L29/78
    • H01L21/823807H01L29/7843
    • Systems and methods for fabricating semiconductor devices with dual-stress layers using double-stress oxide/nitride stacks. A method comprises providing NMOS and PMOS regions, selectively forming a dual-stack tensile stress layer over the NMOS region by depositing a tensile silicon nitride layer over the NMOS and PMOS regions, depositing a tensile silicon oxide layer over the tensile silicon nitride layer, removing a portion of the tensile silicon oxide layer from the PMOS region, and removing a portion of the tensile silicon nitride layer from the NMOS region and selectively forming a dual stack compressive stress layer over the PMOS region by depositing a compressive silicon nitride layer over the NMOS and PMOS regions, depositing a compressive silicon oxide layer over the compressive silicon nitride layer, removing a portion of the compressive silicon oxide layer from the NMOS region, and removing a portion of the compressive silicon nitride layer from the NMOS region.
    • 使用双应力氧化物/氮化物叠层制造具有双应力层的半导体器件的系统和方法。 一种方法包括提供NMOS和PMOS区域,通过在NMOS和PMOS区域上沉积拉伸氮化硅层,在拉伸氮化硅层上方沉积拉伸氧化硅层,去除 来自所述PMOS区的所述拉伸氧化硅层的一部分,以及从所述NMOS区域去除所述拉伸氮化硅层的一部分,并且在所述PMOS区上选择性地形成双层压应力层,通过在所述NMOS上沉积压缩氮化硅层 和PMOS区域,在所述压缩氮化硅层上沉积压缩氧化硅层,从所述NMOS区域去除所述压缩氧化硅层的一部分,以及从所述NMOS区域移除所述压缩氮化硅层的一部分。
    • 8. 发明授权
    • Systems and methods for fabricating nanometric-scale semiconductor devices with dual-stress layers using double-stress oxide/nitride stacks
    • 使用双应力氧化物/氮化物叠层制造具有双应力层的纳米尺度半导体器件的系统和方法
    • US07741168B2
    • 2010-06-22
    • US11782984
    • 2007-07-25
    • Seung-Chul SongJoel BarnettByong Sun Ju
    • Seung-Chul SongJoel BarnettByong Sun Ju
    • H01L21/8238
    • H01L21/823807H01L29/7843
    • Systems and methods for fabricating semiconductor devices with dual-stress layers using double-stress oxide/nitride stacks. A method comprises providing NMOS and PMOS regions, selectively forming a dual-stack tensile stress layer over the NMOS region by depositing a tensile silicon nitride layer over the NMOS and PMOS regions, depositing a tensile silicon oxide layer over the tensile silicon nitride layer, removing a portion of the tensile silicon oxide layer from the PMOS region, and removing a portion of the tensile silicon nitride layer from the NMOS region and selectively forming a dual stack compressive stress layer over the PMOS region by depositing a compressive silicon nitride layer over the NMOS and PMOS regions, depositing a compressive silicon oxide layer over the compressive silicon nitride layer, removing a portion of the compressive silicon oxide layer from the NMOS region, and removing a portion of the compressive silicon nitride layer from the NMOS region.
    • 使用双应力氧化物/氮化物叠层制造具有双应力层的半导体器件的系统和方法。 一种方法包括提供NMOS和PMOS区域,通过在NMOS和PMOS区域上沉积拉伸氮化硅层,在拉伸氮化硅层上方沉积拉伸氧化硅层,去除 来自所述PMOS区的所述拉伸氧化硅层的一部分,以及从所述NMOS区域去除所述拉伸氮化硅层的一部分,并且在所述PMOS区上选择性地形成双层压应力层,通过在所述NMOS上沉积压缩氮化硅层 和PMOS区域,在所述压缩氮化硅层上沉积压缩氧化硅层,从所述NMOS区域去除所述压缩氧化硅层的一部分,以及从所述NMOS区域移除所述压缩氮化硅层的一部分。